English
Language : 

MC9S12P64CFT Datasheet, PDF (239/566 Pages) Freescale Semiconductor, Inc – Microcontrollers
S12 Clock, Reset and Power Management Unit (S12CPMU)
7.4.2 Startup from Reset
An example of startup of clock system from Reset is given in Figure 7-31.
Figure 7-31. Startup of clock system after Reset
System
Reset
PLLCLK
768 cycles
fVCORST
)(
LOCK
fPLL increasing
tlock
fPLL=16MHz
fPLL=32 MHz
SYNDIV $1F (default target fVCO=64MHz)
POSTDIV $03 (default target fPLL=fVCO/4 = 16MHz)
CPU
reset state
vector fetch, program execution
$01
example change
of POSTDIV
7.4.3 Stop Mode using PLLCLK as Bus Clock
An example of what happens going into Stop Mode and exiting Stop Mode after an interrupt is shown in
Figure 7-32. Disable PLL Lock interrupt (LOCKIE=0) before going into Stop Mode.
Figure 7-32. Stop Mode using PLLCLK as Bus Clock
wakeup
CPU execution
PLLCLK
LOCK
STOP instruction
tSTP_REC
interrupt continue execution
tlock
S12P-Family Reference Manual, Rev. 1.13
Freescale Semiconductor
239