English
Language : 

CS42888_07 Datasheet, PDF (21/61 Pages) Cirrus Logic – 108 dB, 192 kHz 4-In, 8-Out CODEC
CS42888
SWITCHING SPECIFICATIONS - CONTROL PORT - I²C MODE
(VLC = 1.8 V - 5.0 V, VLS = VD = 3.3 V, VA = 5.0 V; Inputs: Logic 0 = DGND, Logic 1 = VLC, SDA CL = 30 pF)
Parameter
Symbol
Min
Max
Unit
SCL Clock Frequency
fscl
-
RST Rising Edge to Start
tirs
500
Bus Free Time Between Transmissions
tbuf
4.7
Start Condition Hold Time (prior to first clock pulse)
thdst
4.0
Clock Low time
tlow
4.7
Clock High Time
thigh
4.0
Setup Time for Repeated Start Condition
tsust
4.7
SDA Hold Time from SCL Falling
(Note 22) thdd
0
SDA Setup time to SCL Rising
tsud
250
Rise Time of SCL and SDA
(Note 23)
trc
-
Fall Time SCL and SDA
(Note 23)
tfc
-
Setup Time for Stop Condition
tsusp
4.7
Acknowledge Delay from SCL Falling
tack
300
100
kHz
-
ns
-
µs
-
µs
-
µs
-
µs
-
µs
-
µs
-
ns
1
µs
300
ns
-
µs
1000
ns
Notes:
22. Data must be held for sufficient time to bridge the transition time, tfc, of SCL.
23. Guaranteed by design.
RST
t irs
Stop
Start
SDA
t buf
t hdst
t high
Repeated
Sta rt t rd
t hdst
Stop
t fd
t fc
t susp
SCL
t
low
t
hdd
t sud t ack
t sust
t rc
Figure 8. Control Port Timing - I²C Format
DS717F2
21