English
Language : 

AKD4632 Datasheet, PDF (10/48 Pages) Asahi Kasei Microsystems – AK4632 Evaluation board Rev.0
ASAHI KASEI
[AKD4632-A]
„ Other jumper pins set up
1. JP1 (GND)
OPEN
SHORT
: Analog ground and Digital ground
: Separated.
: Common. (The connector “DGND” can be open.) <Default>
2. JP2 (AIN)
OPEN
SHORT
: Connection between MICOUT pin and AIN pin of the AK4632.
: No connection.
: Connection. <Default>
3. JP3 (AVDD_SEL) : AVDD of the AK4632
REG
: AVDD is supplied from the regulator (“AVDD” jack should be open). < Default >
AVDD
: AVDD is supplied from “AVDD ” jack.
4. JP8 (VVDD_SEL) : VVDD of the AK4632
AVDD
: AVDD is supplied from “AVDD”. < Default >
VVDD
: VVDD is supplied from “VVDD ” jack.
5. JP9 (DVDD_SEL) : DVDD of the AK4632
AVDD
: DVDD is supplied from “AVDD”. < Default >
DVDD
: DVDD is supplied from “DVDD ” jack.
6. JP10 (LVC_SEL) : Logic block of LVC is selected supply line.
DVDD
: Logic block of LVC is supplied from “DVDD”. < Default >
VCC
: Logic block of LVC is supplied from “VCC ” jack.
7. JP11 (VCC_SEL) : Logic block is selected supply line.
LVC
: Logic is supplied from supply line of LVC. < Default >
VCC
: Logic block of LVC is supplied from “VCC ” jack.
8. JP4 (SVDD_SEL) : SVDD of the AK4632
REG
: SVDD is supplied from the regulator (“SVDD” jack should be open). < Default >
SVDD
: SVDD is supplied from “SVDD ” jack.
9. JP8 (MCKO_SEL) : Master Clock Frequency is selected clock from MCKO1 or MCKO2 of the AK4114.
MCKO1 : The check from MCKO1 of AK4114 is provided to MCKI of the AK4632. < Default >
MCKO2 : The check from MCKO2 of AK4114 is provided to MCKI of the AK4632.
<KM075602>
- 10 -
2005/04