English
Language : 

THC63LVD1024 Datasheet, PDF (4/23 Pages) THine Electronics, Inc. – 135MHz 67Bits LVDS Receiver
THC63LVD1024_Rev.2.4_E
Pin Description (Continued)
Pin Name
DK
R/F
OE
MODE2
MAP
Reserved
VCC
GND
LVCC
LGND
PVCC
PGND
CVCC
CGND
Pin #
7
8
9
10
11
3
12, 21, 28, 29,
38, 46, 53, 57,
70, 80, 88, 97,
106
13, 22, 30, 39,
47, 54, 58, 59,
71, 81, 89,
98,145
114, 120, 126,
132, 138
109, 115, 121,
127, 133, 136,
137, 139, 144
2, 107
1, 108
61
62
Type
IN
IN
IN
IN
IN
IN
Power
Ground
Power
Ground
Power
Ground
Power
Ground
Description
Output Clock Delay Timing Select.
tDOUT=Output Data Cycle
MODE[1:0
]
DK
Offset
[nsec]
L
0
LL
HH
M
–6 -t-D----O----U---T-
28
HL
H
6
-t-D----O---U----T-
28
L
0
LH
M
–7 -t-D----O----U---T-
28
H
7
-t-D----O---U----T-
28
Output Clock Triggering Edge Select.
H: Rising edge, L: Falling edge.
Output Enable.(Table1)
H: Output enable, L: Output disable
DDR function enable.
The use of this function depends on the setting of
MODE<1:0>.
MODE<1:0>=LH(Dual-in/Single-out Mode)
H: DDR (Double Edge Output) function enable.
L: DDR (Double Edge Output) function disable.
MODE<1:0>=Other
Must be tied to GND
LVDS mapping table select. See Fig9,10 and Table2 - 9.
H: Mapping Mode1
L: Mapping Mode2
Must be tied to VCC.
Power Supply Pins for TTL outputs and digital circuitry.
Ground Pins for TTL outputs and digital circuitry.
Power Supply Pins for LVDS inputs.
Ground Pins for LVDS inputs.
Power Supply Pin for PLL circuitry.
Ground Pin for PLL circuitry.
Power Supply Pins for TTL output of CLKOUT.
Ground Pins for TTL output of CLKOUT
Copyright©2012 THine Electronics, Inc.
4/23
THine Electronics, Inc.