English
Language : 

LAN9218I_12 Datasheet, PDF (118/134 Pages) SMSC Corporation – High-Performance Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX and Industrial Temperature Support
6.3
High-Performance Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX and Industrial Temperature Support
Datasheet
PIO Burst Reads
In this mode, performance is improved by allowing up to 8 DWORD read cycles, or 16 WORD read
cycles back-to-back. PIO Burst Reads can be performed using Chip Select (nCS) or Read Enable
(nRD). Either or both of these control signals must go high between bursts for the period specified.
Timing for 16-bit and 32-bit PIO Burst Mode Read cycles is identical, with the exception that D[31:16]
are not driven during a 16-bit burst.
A[7:5]
A[4:1]
nCS, nRD
Data Bus
Figure 6.2 PIO Burst Read Cycle Timing
Note: The “Data Bus” width is 32 bits with optional support for 16-bit bus widths
SYMBOL
tcsh
tcsdv
tacyc
tasu
tadv
tah
tdon
tdoff
tdoh
Table 6.4 PIO Burst Read Timing
DESCRIPTION
MIN
nCS, nRD Deassertion Time
13
nCS, nRD Valid to Data Valid
Address Cycle Time
45
Address Setup to nCS, nRD valid
0
Address Stable to Data Valid
Address Hold Time
0
Data Buffer Turn On Time
0
Data Buffer Turn Off Time
Data Output Hold Time
0
TYP
MAX UNITS
ns
30
ns
ns
40
ns
ns
7
ns
ns
Note: A PIO Burst Read cycle begins when both nCS and nRD are asserted. The cycle ends when
either or both nCS and nRD are deasserted. They may be asserted and deasserted in any
order.
Revision 2.9 (03-01-12)
118
DATASHEET
SMSC LAN9218i