English
Language : 

K4D28163HD Datasheet, PDF (10/16 Pages) Samsung semiconductor – 128Mbit DDR SDRAM
K4D28163HD
128M DDR SDRAM
ABSOLUTE MAXIMUM RATINGS
Parameter
Symbol
Value
Voltage on any pin relative to Vss
Voltage on VDD supply relative to Vss
VIN, V OUT
V DD
-0.5 ~ 3.6
-1.0 ~ 3.6
Voltage on VDD supply relative to Vss
Storage temperature
VDDQ
T STG
-0.5 ~ 3.6
-55 ~ +150
Power dissipation
PD
1.0
Short circuit current
IOS
50
Note : Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded.
Functional operation should be restricted to recommended operating condition.
Exposure to higher than recommended voltage for extended periods of time could affect device reliability.
POWER & DC OPERATING CONDITIONS(SSTL_2 In/Out)
Recommended operating conditions(Voltage referenced to VSS=0V, TA=0 to 65° C)
Parameter
Device Supply voltage
Output Supply voltage
Reference voltage
Symbol
VDD
VDDQ
VREF
Min
3.135
2.375
0.49*V DDQ
Typ
3.3
2.50
-
Max
3.465
2.625
0.51*V DDQ
Unit
V
V
V
Termination voltage
Input logic high voltage
Vtt
V REF-0.04
VREF
VR E F+ 0 . 0 4
V
VIH(DC)
VR E F+ 0 . 1 5
-
VDDQ +0.30
V
Input logic low voltage
Output logic high voltage
Output logic low voltage
VIL(DC)
VO H
VOL
-0.30
Vtt+0.76
-
-
V REF-0.15
V
-
-
V
-
Vtt-0.76
V
Input leakage current
IIL
-5
-
5
uA
Output leakage current
IOL
-5
-
5
uA
Unit
V
V
V
°C
W
mA
Note
1
1
2
3
4
5
IO H=-15.2mA
IOL=+15.2mA
6
6
Note : 1. Under all conditions VDDQ must be less than or equal to VDD .
2. VREF is expected to equal 0.50*VDDQ of the transmitting device and to track variations in the DC level of the same. Peak to
peak noise on the V REF may not exceed + 2% of the DC value. Thus, from 0.50*V DDQ, VREF is allowed + 25mV for DC error
and an additional + 25mV for AC noise.
3. Vtt of the transmitting device must track VREF of the receiving device.
4. VI H(max.)= VDDQ +1.5V for a pulse width and it can not be greater than 1/3 of the cycle rate.
5. VIL(mim.)= -1.5V for a pulse width and it can not be greater than 1/3 of the cycle rate.
6. For any pin under test input of 0V < VIN < VDD is acceptable. For all other pins that are not under test VI N=0V.
- 10 -
Rev. 1.4(Aug. 2002)