English
Language : 

PD44165092B_15 Datasheet, PDF (15/37 Pages) Renesas Technology Corp – 18M-BIT QDRTM II SRAM 2-WORD BURST OPERATION
μPD44165092B, μPD44165182B, μPD44165362B
DC Characteristics 1 (TA = 0 to 70°C, VDD = 1.8 ± 0.1 V)
Parameter
Symbol
Test condition
Input leakage current
ILI
I/O leakage current
ILO
Operating supply current IDD
(Read cycle / Write cycle)
VIN ≤ VIL or VIN ≥ VIH,
II/O = 0 mA,
Cycle = MAX.
Standby supply current
(NOP)
Output HIGH voltage
Output LOW voltage
ISB1 VIN ≤ VIL or VIN ≥ VIH,
II/O = 0 mA,
Cycle = MAX.
Inputs static
VOH(Low) |IOH| ≤ 0.1 mA
VOH Note1
VOL(Low) IOL ≤ 0.1 mA
VOL Note2
MIN.
MAX.
Unit Note
X9 x18 x36
−2
+2
μA
−2
+2
μA
-E33
570 690 770 mA
-E35
550 660 750
-E40
510 610 690
-E50
440 530 590
-E33
310 320 340 mA
-E35
310 320 340
-E40
300 310 330
-E50
290 300 320
VDDQ−0.2
VDDQ/2−0.12
VDDQ
VDDQ/2+0.12
V 3, 4
V 3, 4
VSS
VDDQ/2−0.12
0.2
VDDQ/2+0.12
V 3, 4
V 3, 4
Notes 1. Outputs are impedance-controlled. | IOH | = (VDDQ/2)/(RQ/5) ±15% for values of 175 Ω ≤ RQ ≤ 350 Ω.
2. Outputs are impedance-controlled. IOL = (VDDQ/2)/(RQ/5) ±15% for values of 175 Ω ≤ RQ ≤ 350 Ω.
3. AC load current is higher than the shown DC values.
4. HSTL outputs meet JEDEC HSTL Class I standards.
R10DS0017EJ0200 Rev.2.00
October 6, 2011
Page 15 of 36