English
Language : 

PD44165092B_15 Datasheet, PDF (11/37 Pages) Renesas Technology Corp – 18M-BIT QDRTM II SRAM 2-WORD BURST OPERATION
μPD44165092B, μPD44165182B, μPD44165362B
Truth Table
Operation
CLK
R#
W#
WRITE cycle
L→H
×
L
Load address, input write data on
consecutive K and K# rising edge
READ cycle
L→H
L
×
Load address, output data on
consecutive C and C# rising edge
NOP (No operation)
L→H H
H
Clock stop
Stopped ×
×
D or Q
Data in
Input data
Input clock
Data out
Output data
Output clock
D = ×, Q = High-Z
Previous state
DA (A+0)
K( t ) ↑
QA (A+0)
C#(t+1) ↑
DA (A+1)
K#( t ) ↑
QA (A+1)
C(t+2) ↑
Remarks 1. H : HIGH, L : LOW, × : don’t care, ↑ : rising edge.
2. Data inputs are registered at K and K# rising edges. Data outputs are delivered at C and C# rising edges
except if C and C# are HIGH then Data outputs are delivered at K and K# rising edges.
3. All control inputs in the truth table must meet setup/hold times around the rising edge (LOW to HIGH) of
K. All control inputs are registered during the rising edge of K.
4. This device contains circuitry that ensure the outputs to be in high impedance during power-up.
5. Refer to state diagram and timing diagrams for clarification.
6. It is recommended that K = K# = C = C# when clock is stopped. This is not essential but permits most
rapid restart by overcoming transmission line charging symmetrically.
R10DS0017EJ0200 Rev.2.00
October 6, 2011
Page 11 of 36