English
Language : 

M66291GP Datasheet, PDF (1/126 Pages) Renesas Technology Corp – ASSP (USB2.0 Device Controller)
M66291GP/HP
ASSP (USB2.0 Device Controller)
1 Overview
REJ03F0125-0101Z
Rev1.01
2004.11.01
The M66291 is a general purpose USB (Universal Serial Bus) device controller compliant with the USB
Specification Revision 2.0 and supports full speed transfer. The USB transceiver circuit is included, and the M66291
meets all transfer types which are defined in the USB specification. The M66291 has FIFO of 3 Kbytes for data
transfer and can set 7 endpoints (maximum). Each endpoint can be set programmable of its transfer condition, so can
correspond to each device class transfer system of USB.
1.1 Features
z USB Specification Revision 2.0 compliant
z Supports Full Speed (12 Mbps) transfer
z Built-in USB transceiver circuit
z Built-in oscillation buffer (Supports 6M/12M/24 MHz of oscillator) and PLL at 48 MHz
z Supports Vbus direct connection (5 V withstand voltage input), D+ pin pullup output
z Supports all transfer type which is defined in the USB specification.(Control transfer / Bulk transfer / Interrupt
transfer / Isochronous transfer)
z Low power consumption operation (Average 15 mA at operation)
z Robust against signal distortion on USB transfer line due to SIE/DPLL(Digital Phase Lock Loop) of the original
design
z Easy making enumeration program and timing design because hardware manages the device state / control
transfer state (transition timing)
z Reduction of CPU load due to continuous transmit/receive mode (the mode for buffering several transaction data
into FIFO) This enables high performance and throughput improvement.
z Up to 7 endpoints (EP0 to EP6) selectable
z Data transfer condition selectable for each endpoint (EP1 to EP6)
Compatible to various applications (device class)
• Data transfer type (Bulk transfer / Isochronous transfer / Interrupt transfer)
• Transfer direction
(IN, OUT)
• Packet size
z Built-in FIFO buffer (3 Kbytes) for endpoints
z Buffering conditions of FIFO memory settable per endpoint (EP1 to EP6)
• FIFO buffer size (up to 1Kbyte)
• Presence/Absence of double buffer configuration (setting of buffer size x 2)
z Four pieces of configurable FIFO ports
• Endpoint number allocation
• Access method switching (CPU, DMAC)
• Bit width (8-bit / 16-bit)
• Endian switching
z ”Interrupt queuing function” that eliminates the need of complicated factor analysis
z Connectable to various CPU/DMAC
• Bus width(8-bit / 16-bit)
• Interface voltage(2.7V to 5.5V)
• Interrupt signal and DMA control signal polarities settable
• Supports multi-word DMA (burst)
z FIFO access cycle of maximum 24 Mbytes/sec
Applications
Support all PC peripheral built-in USB
Rev1.01 2004.11.01 page 1 of 122