English
Language : 

HYS72D64301HBR_07 Datasheet, PDF (16/39 Pages) Qimonda AG – 184-Pin Registered Double-Data-Rate SDRAM Module
Internet Data Sheet
HYS72D[64/128/256]xxxHBR–[5/6]–C
Registered Double-Data-Rate SDRAM Module
Parameter
Symbol –5
DDR400B
–6
DDR333
Unit Note/ Test
Condition 1)
Min.
Max. Min.
Max.
Address and control input setup tIS
0.6
time
0.7
—
0.75
—
0.8
—
ns fast slew rate
3)4)5)6)8)
—
ns slow slew rate
3)4)5)6)8)
DQ & DQS low-impedance time tLZ
–0.7
from CK/CK
+0.7
–0.7
+0.7
ns
2)3)4)5)7)
Mode register set command
tMRD
2
cycle time
—
2
—
tCK
2)3)4)5)
DQ/DQS output hold time from tQH
DQS
tHP –tQHS
—
tHP –tQHS
—
ns
2)3)4)5)
Data hold skew factor
tQHS
—
Active to Autoprecharge delay tRAP
tRCD
Active to Precharge command tRAS
40
Active to Active/Auto-refresh
tRC
55
command period
+0.50 —
—
tRCD
70E+3 42
—
60
+0.50 ns
—
ns
70E+3 ns
—
ns
TFBGA 2)3)4)5)
2)3)4)5)
2)3)4)5)
2)3)4)5)
Active to Read or Write delay tRCD
15
Average Periodic Refresh
Interval
tREFI
—
—
18
7.8
—
—
ns
2)3)4)5)
7.8
µs
2)3)4)5)10)
Auto-refresh to Active/Auto-
tRFC
65
refresh command period
—
72
—
ns
2)3)4)5)
Precharge command period
Read preamble
Read postamble
Active bank A to Active bank B
command
tRP
tRPRE
tRPST
tRRD
15
0.9
0.40
10
—
18
1.1
0.9
0.60
0.40
—
12
—
1.1
0.60
—
ns
2)3)4)5)
tCK
2)3)4)5)
tCK
2)3)4)5)
ns
2)3)4)5)
Write preamble
Write preamble setup time
Write postamble
Write recovery time
Internal write to read command
delay
tWPRE
tWPRES
tWPST
tWR
tWTR
0.25
0
0.40
15
2
—
0.25
—
0
0.60
0.40
—
15
—
1
—
—
0.60
—
—
tCK
2)3)4)5)
ns
2)3)4)5)11)
tCK
2)3)4)5)12)
ns
2)3)4)5)
tCK
2)3)4)5)
Exit self-refresh to non-read
command
tXSNR
75
—
75
—
ns
2)3)4)5)
Exit self-refresh to read
command
tXSRD
200
—
200
—
tCK
2)3)4)5)
1) 0 °C ≤ TA ≤ 70 °C; VDDQ = 2.5 V ± 0.2 V, VDD = +2.5 V ± 0.2 V (DDR333); DDQ = 2.6 V ± 0.1 V, DD = +2.6 V ± 0.1 V (DDR400)
2) Input slew rate ≥ 1 V/ns for DDR400, DDR333
3) The CK/CK input reference level (for timing reference to CK/CK) is the point at which CK and CK cross: the input reference level for signals
other than CK/CK, is VREF. CK/CK slew rate are ≥ 1.0 V/ns.
4) Inputs are not recognized as valid until VREF stabilizes.
5) The Output timing reference level, as measured at the timing reference point indicated in AC Characteristics (note 3) is VTT.
6) For each of the terms, if not already an integer, round to the next highest integer. tCK is equal to the actual system clock cycle time.
Rev. 1.22, 2007-08
16
03292006-6N25-8R3I