English
Language : 

ISL5217 Datasheet, PDF (23/43 Pages) Intersil Corporation – Quad Programmable Up Converter
ISL5217
AC Electrical Specifications VCCC = 2.5 ± 5%, VCCIO = 3.3 ± 5%, TA = -40oC to 85oC (Note 6) (Continued)
PARAMETER
SYMBOL
MIN
MAX
UNITS
IIN<19:0> or QIN<19:0> Delay Time from CLK
IOUT<19:0> or QOUT<19:0> Delay Time from CLK
IIN<19:0> or QIN<19:0> Valid Time from CLK, 2X Rate
IOUT<19:0> or QOUT<19:0> Valid Time from CLK, 2X Rate
SCLKX Valid Time from CLK, SCLX = CLK
SCLKX Valid Time from CLK, SCLX = Divided CLK
t IQIDC
2
7
ns
t IQODC
2
7
ns
t IQVC2X
2
8
ns
t IQVC2X
2
8
ns
t SVC1X
2
7
ns
t SVC
2
7
ns
ISTRB Delay Time from CLK
t IDC
2
6
ns
FSRX Delay Time from CLK
t FDC
-
7
ns
SYNCO Delay Time from CLK
t SDC
-
9
ns
P<15:0> Delay Time from CLK
t PDC
-
16
ns
P<15:0> Delay Time from A<6:0> or CS
t PDAC
-
20
ns
P<15:0> Delay Time from A<6:0> or CS (RDMODE=1)
t PDAC1
-
20
ns
Output Rise/Fall Time (Note 7)
t RF
-
3
ns
NOTES:
6. AC tests performed with CL = 70pF. Input reference level for CLK is 1.5V, all other inputs 1.5V.
Test VIH = 3.0V, VIHC = 3.0V, VIL = 0V, VOL = 1.5V, VOH = 1.5V.
7. Controlled via design or process parameters and not directly tested. Characterized upon initial design and at major process or design changes.
AC Test Load Circuit
S1
DUT
CL †
SWITCH S1 OPEN FOR ICCSB AND ICCOP
† TEST HEAD CAPACITANCE
±
IOH
1.5V
IOL
EQUIVALENT CIRCUIT
Waveforms
tCLK
tCH tCL
tCLK = 1 / FCLK
CLK
RESET
tRHC
tRPW
tRSC
FIGURE 19. CLOCK AND RESET TIMING
CLK
tSVC
SCLKX
tFDC
FSRX
SDX
tSSS
tSHS
FIGURE 20. SERIAL INTERFACE RELATIVE TIMING
23