English
Language : 

ISL12029_10 Datasheet, PDF (21/30 Pages) Intersil Corporation – Real Time Clock/Calendar with I2C Bus™ and EEPROM
ISL12029, ISL12029A
6 BYTES
6 BYTES
ADDRESS = 5
ADDRESS POINTER ENDS
AT ADDR = 5
ADDRESS
10
ADDRESS
15
FIGURE 21. WRITING 12 BYTES TO A 16-BYTE MEMORY PAGE STARTING AT ADDRESS 10
.
S
SIGNALS FROM
THE MASTER
T
A
R
T
SLAVE
ADDRESS
WORD
ADDRESS 1
WORD
ADDRESS 0
1 ≤ n ≤ 16 FOR EEPROM ARRAY
1 ≤ n ≤ 8 FOR CCR
DATA
(1)
S
DATA
(n)
T
O
P
SDA BUS
1
1 1 10 000 00 0 0
A
A
A
A
SIGNALS FROM
C
C
C
C
THE SLAVE
K
K
K
K
FIGURE 22. PAGE WRITE SEQUENCE
Acknowledge Polling
Disabling of the inputs during non-volatile write cycles can
be used to take advantage of the typical 5ms write cycle
time. Once the stop condition is issued to indicate the end of
the master’s byte load operation, the ISL12029 initiates the
internal non-volatile write cycle. Acknowledge polling can
begin immediately. To do this, the master issues a start
condition followed by the Memory Array Slave Address Byte
for a write or read operation (AEh or AFh). If the ISL12029 is
still busy with the non-volatile write cycle then no ACK will be
returned. When the ISL12029 has completed the write
operation, an ACK is returned and the host can proceed with
the read or write operation. Refer to the flow chart in
Figure 24. Note: Do not use the CCR Slave byte (DEh or
DFh) for Acknowledge Polling.
Read Operations
There are three basic read operations: Current Address
Read, Random Read and Sequential Read.
Current Address Read
Internally the ISL12029 contains an address counter that
maintains the address of the last word read incremented by
one. Therefore, if the last read was to address n, the next
read operation would access data from address n + 1. On
power-up, the 16-bit address is initialized to 0h. In this way, a
current address read immediately after the power-on reset
can download the entire contents of memory starting at the
first location. Upon receipt of the Slave Address Byte with
the R/W bit set to one, the ISL12029 issues an
acknowledge, then transmits 8 data bits. The master
terminates the read operation by not responding with an
acknowledge during the ninth clock and issuing a stop
condition. Refer to Figure 23 for the address, acknowledge,
and data transfer sequence.
SIGNALS FROM
THE MASTER
SDA BUS
SIGNALS FROM
THE SLAVE
S
T
A
SLAVE
R ADDRESS
T
1
1 1 11
A
C
K
S
T
O
P
DATA
FIGURE 23. CURRENT ADDRESS READ SEQUENCE
21
FN6206.9
August 12, 2010