English
Language : 

ICS87972I Datasheet, PDF (5/17 Pages) Integrated Circuit Systems – LOW SKEW, 1-TO-12 LVCMOS CLOCK MULTIPLIER/ZERO DELAY BUFFER
ICS87972I
LOW SKEW, 1-TO-12
LVCMOS/LVTTL CLOCK MULTIPLIER/ZERO DELAY BUFFER
TABLE 2. PIN CHARACTERISTICS
Symbol
CIN
RPULLUP
CPD
ROUT
Parameter
Input Capacitance
Input Pullup Resistor
Power Dissipation Capacitance
(per output)
Output Impedance
Test Conditions
VDDA, VDD, VDDO = 3.465V
Minimum
5
Typical
4
51
7
Maximum
18
12
Units
pF
kΩ
pF
Ω
TABLE 3A. OUTPUT BANK CONFIGURATION SELECT FUNCTION TABLE
Inputs
FSEL_A1 FSEL_A0
0
0
0
1
1
0
1
1
Outputs
QA
÷4
÷6
÷8
÷12
Inputs
FSEL_B1 FSEL_B0
0
0
0
1
1
0
1
1
Outputs
QB
÷4
÷6
÷8
÷10
Inputs
FSEL_C1 FSEL_C0
0
0
0
1
1
0
1
1
Outputs
QC
÷2
÷4
÷6
÷8
TABLE 3B. FEEDBACK CONFIGURATION SELECT FUNCTION TABLE
FSEL_FB2
0
0
0
0
1
1
1
1
Inputs
FSEL_FB1
0
0
1
1
0
0
1
1
FSEL_FB0
0
1
0
1
0
1
0
1
Outputs
QFB
÷4
÷6
÷8
÷10
÷8
÷12
÷16
÷20
TABLE 3C. CONTROL INPUT SELECT FUNCTION TABLE
Control Pin
VCO_SEL
REF_SEL
CLK_SEL
PLL_SEL
nMR/OE
INV_CLK
Logic 0
VCO/2
CLK0 or CLK1
CLK0
BYPASS PLL
Master Reset/Output Hi Z
Non-Inverted QC2, QC3
Logic 1
VCO
XTAL
CLK1
Enable PLL
Enable Outputs
Inverted QC2, QC3
87972DYI
www.idt.com
5
REV. E JUNE 25, 2010