English
Language : 

ICS831724I Datasheet, PDF (5/24 Pages) Integrated Device Technology – LVCMOS interface levels for all control inputs
ICS831724I Data Sheet
DIFFERENTIAL CLOCK DATA MULTIPLEXER
AC Electrical Characteristics
Table 5A. PCI Express Jitter Specifications, VDD = 3.3V ± 0.3V, TA = -40°C to 85°C
Symbol
tj
(PCIe Gen 1)
Parameter
Phase Jitter
Peak-to-Peak;
NOTE 1, 4
tREFCLK_HF_RMS Phase Jitter RMS;
(PCIe Gen 2) NOTE 2, 4
tREFCLK_LF_RMS Phase Jitter RMS;
(PCIe Gen 2) NOTE 2, 4
tREFCLK_RMS
(PCIe Gen 3)
Phase Jitter RMS;
NOTE 3, 4
Test Conditions
ƒ = 100MHz,
Evaluation Band: 0Hz - Nyquist
(clock frequency/2)
ƒ = 100MHz,
High Band: 1.5MHz - Nyquist
(clock frequency/2)
ƒ = 100MHz,
Low Band: 10kHz - 1.5MHz
ƒ = 100MHz,
Evaluation Band: 0Hz - Nyquist
(clock frequency/2)
Minimum Typical
11.48
0.76
0.15
0.16
PCIe Industry
Maximum Specification Units
27
86
ps
1.0
3.1
ps
1.3
3.0
ps
0.4
0.8
ps
NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is
mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium
has been reached under these conditions. The phase noise is dependent on the input signal source. The input signal was generated using a
Tektronix HFS9000 Stimulus System. For additional information, refer to the PCI Express Application Note section in the datasheet.
NOTE 1: Peak-to-Peak jitter after applying system transfer function for the Common Clock Architecture. Maximum limit for PCI Express Gen 1
is 86ps peak-to-peak for a sample size of 106 clock periods.
NOTE 2: RMS jitter after applying the two evaluation bands to the two transfer functions defined in the Common Clock Architecture and
reporting the worst case results for each evaluation band. Maximum limit for PCI Express Generation 2 is 3.1ps RMS for tREFCLK_HF_RMS
(High Band) and 3.0ps RMS for tREFCLK_LF_RMS (Low Band).
NOTE 3: RMS jitter after applying system transfer function for the common clock architecture. This specification is based on the PCI Express
Base Specification Revision 0.7, October 2009 and is subject to change pending the final release version of the specification.
NOTE 4: This parameter is guaranteed by characterization. Not tested in production.
ICS831724AKI REVISION A MAY 16, 2013
5
©2013 Integrated Device Technology, Inc