English
Language : 

ICS841664I Datasheet, PDF (13/16 Pages) Integrated Device Technology – FEMTOCLOCK™ CRYSTAL-TO-HCSL CLOCK GENERATOR
ICS841664I
FEMTOCLOCK™ CRYSTAL-TO-HCSL CLOCK GENERATOR
3. Calculations and Equations.
The purpose of this section is to calculate power dissipation on the IC per HCSL output pair.
HCSL output driver circuit and termination are shown in Figure 6.
VDD
IOUT = 17mA
PRELIMINARY
RREF =
475Ω ± 1%
IC
VOUT
RL
50Ω
FIGURE 6. HCSL DRIVER CIRCUIT AND TERMINATION
HCSL is a current steering output which sources a maximum of 17mA of current per output. To calculate worst case on-chip power
dissipation, use the following equations which assume a 50Ω load to ground.
The highest power dissipation occurs when V .
DD_MAX
Power = (V – V ) * I
DD_MAX
OUT
OUT
since V = I * R
OUT
OUT
L
Power = (V – I * R ) * I
DD_MAX
OUT
L
OUT
= (3.465V – 17mA * 50Ω) * 17mA
Total Power Dissipation per output pair = 44.5mW
IDT™ / ICS™ HCSL CLOCK GENERATOR
13
ICS841664AGI REV. A JANUARY 30, 2009