English
Language : 

HY5DU121622BT-5 Datasheet, PDF (13/30 Pages) Hynix Semiconductor – 512Mb(32Mx16) gDDR SDRAM
HY5DU121622BT(P)
CKE FUNCTION TRUTH TABLE
Current
State
CKEn-
1
CKEn
/CS
H
X
X
L
H
H
L
SELF
REFRESH1
L
L
H
L
H
L
H
L
L
H
L
L
L
X
H
X
X
L
H
H
L
H
L
POWER
DOWN2
L
H
L
L
H
L
L
H
L
L
L
X
H
H
X
H
L
L
H
L
H
H
L
L
ALL BANKS
IDLE4
H
L
L
H
L
L
H
L
L
H
L
L
L
L
X
H
H
X
ANY STATE
OTHER
H
L
X
THAN
L
H
X
ABOVE
L
L
X
/RAS
X
X
H
H
H
L
X
X
X
H
H
H
L
X
X
L
X
H
H
H
L
L
X
X
X
X
X
/CAS
X
X
H
H
L
X
X
X
X
H
H
L
X
X
X
L
X
H
H
L
H
L
X
X
X
X
X
/WE
X
X
H
L
X
X
X
X
X
H
L
X
X
X
X
H
X
H
L
X
X
L
X
X
X
X
X
/ADD
Action
X
INVALID
X
Exit self refresh, enter idle after tSREX
X
Exit self refresh, enter idle after tSREX
X
ILLEGAL
X
ILLEGAL
X
ILLEGAL
X
NOP, continue self refresh
X
INVALID
X
Exit power down, enter idle
X
Exit power down, enter idle
X
ILLEGAL
X
ILLEGAL
X
ILLEGAL
X
NOP, continue power down mode
X
See operation command truth table
X
Enter self refresh
X
Exit power down
X
Exit power down
X
ILLEGAL
X
ILLEGAL
X
ILLEGAL
X
ILLEGAL
X
NOP
X
See operation command truth table
X
ILLEGAL5
X
INVALID
X
INVALID
Note :
When CKE=L, all DQ and DQS must be in Hi-Z state.
1. CKE and /CS must be kept high for a minimum of 200 stable input clocks before issuing any command.
2. All command can be stored after 2 clocks from low to high transition of CKE.
3. Illegal if CK is suspended or stopped during the power down mode.
4. Self refresh can be entered only from the all banks idle state.
5. Disabling CK may cause malfunction of any bank which is in active state.
Rev. 0.2 / Mar. 2005
13