English
Language : 

HY5PS12421BFP-E3 Datasheet, PDF (12/38 Pages) Hynix Semiconductor – 512Mb DDR2 SDRAM
1HY5PS12421B(L)FP
1HY5PS12821B(L)FP
1HY5PS121621B(L)FP
3.2 DC & AC Logic Input Levels
3.2.1 Input DC Logic Level
Symbol
VIH(dc)
VIL(dc)
Parameter
dc input logic high
dc input logic low
3.2.2 Input AC Logic Level
Min.
VREF + 0.125
- 0.3
Max.
VDDQ + 0.3
VREF - 0.125
Units
V
V
Symbol
Parameter
VIH (ac)
VIL (ac)
ac input logic high
ac input logic low
DDR2 400,533
Min.
VREF +
0.250
Max.
-
-
VREF - 0.250
DDR2 667,800
Min.
VREF +
0.200
Max.
-
-
VREF - 0.200
Units
V
V
3.2.3 AC Input Test Conditions
Notes
Notes
Symbol
VREF
VSWING(MAX)
SLEW
Condition
Input reference voltage
Input signal maximum peak to peak swing
Input signal minimum slew rate
Value
0.5 * VDDQ
1.0
1.0
Units
V
V
V/ns
Notes
1
1
2, 3
Note:
1. Input waveform timing is referenced to the input signal crossing through the VREF level applied to the device
under test.
2. The input signal minimum slew rate is to be maintained over the range from VREF to VIH(ac) min for rising
edges and the range from VREF to VIL(ac) max for falling edges as shown in the below figure.
3. AC timings are referenced with input waveforms switching from VIL(ac) to VIH(ac) on the positive transitions
and VIH(ac) to VIL(ac) on the negative transitions.
VSWING(MAX)
delta TF
Falling Slew = VREF - VIL(ac) max
delta TF
delta TR
VDDQ
VIH(ac) min
VIH(dc) min
VREF
VIL(dc) max
VIL(ac) max
VSS
Rising Slew = VIH(ac) min - VREF
delta TR
< Figure : AC Input Test Signal Waveform>
Rev. 0.7 / Oct. 2007
12