English
Language : 

GS2962 Datasheet, PDF (9/82 Pages) Gennum Corporation – Integrated Narrow-Bandwidth PLL
Table 1-1: Pin Descriptions (Continued)
Pin
Number
A4
A5, E1, G10,
K8
A6, B6
A7
A8
A9, D6, D7,
D8, H7, J4,
J5, J6, J7,
K4, K5, K6,
K7
A10
B4
Name
H/HSYNC
CORE_VDD
PLL_VDD
LF
VBG
RSV
A_VDD
PCLK
Timing
Type
Description
Synch-
ronous
with
PCLK
Input
PARALLEL DATA TIMING.
Signal levels are LVCMOS / LVTTL compatible.
TIM_861 is LOW:
The H signal is used to indicate the portion of the video line
containing active video data, when DETECT_TRS is set LOW.
Active Line Blanking
The H signal should be LOW for the active portion of the video line.
The signal goes LOW at the first active pixel of the line, and then
goes HIGH after the last active pixel of the line.
The H signal should be set HIGH for the entire horizontal blanking
period, including both EAV and SAV TRS words, and LOW otherwise.
TRS Based Blanking (H_CONFIG = 1h)
The H signal should be set HIGH for the entire horizontal blanking
period as indicated by the H bit in the received TRS ID words, and
LOW otherwise.
TIM_861 = HIGH:
The HSYNC signal indicates horizontal timing. See Section 4.3.
When DETECT_TRS is HIGH, this pin is ignored at all times.
If DETECT_TRS is set HIGH and TIM_861 is set HIGH, the DETECT_TRS
feature will take priority.
Input Power Power supply connection for digital core logic. Connect to 1.2V DC
digital.
Input Power Power supply pin for PLL. Connect to 1.2V DC analog.
Analog
Output
Loop Filter component connection.
Output
Bandgap voltage filter connection.
−
These pins are reserved and should be left unconnected.
Input Power VDD for sensitive analog circuitry. Connect to 3.3VDC analog.
Input
PARALLEL DATA BUS CLOCK.
Signal levels are LVCMOS / LVTTL compatible.
3G 20-bit mode
PCLK @ 148.5MHz
3G 10-bit mode DDR
PCLK @ 148.5MHz
HD 20-bit mode
PCLK @ 74.25MHz
HD 10-bit mode
PCLK @ 148.5MHz
SD 20-bit mode
PCLK @ 13.5MHz
SD 10-bit mode
PCLK @ 27MHz
DVB-ASI mode
PCLK @ 27MHz
GS2962 3G/HD/SD-SDI Serializer with Complete
SMPTE Video Support
Data Sheet
48005 - 7
October 2010
9 of 82