English
Language : 

MC9S08JM60 Datasheet, PDF (97/386 Pages) Freescale Semiconductor, Inc – Microcontrollers
Chapter 6 Parallel Input/Output
7
R
W
Reset
0
6
5
4
3
2
1
PTGPE5
PTGPE4
PTGPE3
PTGPE2
PTGPE1
0
0
0
0
0
0
Figure 6-34. Internal Pullup Enable for Port G Bits (PTGPE)
0
PTGPE0
0
Table 6-33. PTGPE Register Field Descriptions
Field
Description
5:0
PTGPEn
Internal Pullup Enable for Port G Bits — Each of these control bits determines if the internal pullup device is
enabled for the associated PTG pin. For port G pins that are configured as outputs, these bits have no effect and
the internal pullup devices are disabled.
0 Internal pullup device disabled for port G bit n.
1 Internal pullup device enabled for port G bit n.
R
W
Reset
7
6
5
4
3
2
1
PTGSE5
PTGSE4
PTGSE3
PTGSE2
PTGSE1
0
1
1
1
1
1
1
Figure 6-35. Output Slew Rate Control Enable for Port G Bits (PTGSE)
0
PTGSE0
1
Table 6-34. PTGSE Register Field Descriptions
Field
Description
5:0
PTGSEn
Output Slew Rate Control Enable for Port G Bits— Each of these control bits determine whether output slew
rate control is enabled for the associated PTG pin. For port G pins that are configured as inputs, these bits have
no effect.
0 Output slew rate control disabled for port G bit n.
1 Output slew rate control enabled for port G bit n.
7
R
W
6
5
4
3
2
1
0
PTGDS5 PTGDS4 PTGDS3 PTGDS2 PTGDS1 PTGDS0
Reset
0
0
0
0
0
0
0
0
Figure 6-36. Output Drive Strength Selection for Port G (PTGDS)
Table 6-35. PTGDS Register Field Descriptions
Field
Description
5:0
PTGDSn
Output Drive Strength Selection for Port G Bits — Each of these control bits selects between low and high
output drive for the associated PTG pin.
0 Low output drive enabled for port G bit n.
1 High output drive enabled for port G bit n.
MC9S08JM60 Series Data Sheet, Rev. 2
Freescale Semiconductor
97