|
S9S12C128F0MFUE Datasheet, PDF (446/690 Pages) Freescale Semiconductor, Inc – Reference Manual | |||
|
◁ |
Chapter 15 Timer Module (TIM16B8CV1) Block Description
Table 15-7. TSCR1 Field Descriptions (continued)
Field
5
TSFRZ
4
TFFCA
Description
Timer Stops While in Freeze Mode
0 Allows the timer counter to continue running while in freeze mode.
1 Disables the timer counter whenever the MCU is in freeze mode. This is useful for emulation.
TSFRZ does not stop the pulse accumulator.
Timer Fast Flag Clear All
0 Allows the timer ï¬ag clearing to function normally.
1 For TFLG1(0x000E), a read from an input capture or a write to the output compare channel (0x0010â0x001F)
causes the corresponding channel ï¬ag, CnF, to be cleared. For TFLG2 (0x000F), any access to the TCNT
register (0x0004, 0x0005) clears the TOF ï¬ag. Any access to the PACNT registers (0x0022, 0x0023) clears
the PAOVF and PAIF ï¬ags in the PAFLG register (0x0021). This has the advantage of eliminating software
overhead in a separate clear sequence. Extra care is required to avoid accidental ï¬ag clearing due to
unintended accesses.
15.3.2.7 Timer Toggle On Overï¬ow Register 1 (TTOV)
Module Base + 0x0007
R
W
Reset
7
TOV7
0
6
TOV6
5
TOV5
4
TOV4
3
TOV3
2
TOV2
1
TOV1
0
0
0
0
0
0
Figure 15-13. Timer Toggle On Overï¬ow Register 1 (TTOV)
0
TOV0
0
Read: Anytime
Write: Anytime
Table 15-8. TTOV Field Descriptions
Field
7:0
TOV[7:0]
Description
Toggle On Overï¬ow Bits â TOVx toggles output compare pin on overï¬ow. This feature only takes effect when
in output compare mode. When set, it takes precedence over forced output compare but not channel 7 override
events.
0 Toggle output compare pin on overï¬ow feature disabled.
1 Toggle output compare pin on overï¬ow feature enabled.
15.3.2.8 Timer Control Register 1/Timer Control Register 2 (TCTL1/TCTL2)
Module Base + 0x0008
7
R
OM7
W
6
OL7
5
OM6
4
OL6
3
OM5
2
OL5
1
OM4
0
OL4
Reset
0
0
0
0
0
0
0
0
Figure 15-14. Timer Control Register 1 (TCTL1)
446
MC9S12C-Family / MC9S12GC-Family
Freescale Semiconductor
Rev 01.24
|
▷ |