English
Language : 

NT256D64SH8B0GM Datasheet, PDF (3/15 Pages) List of Unclassifed Manufacturers – 200pin Unbuffered DDR SO-DIMM
NT256D64SH8B0GM
256MB : 32M x 64
PC2100 Unbuffered DDR SO-DIMM
Input/Output Functional Description
Symbol
CK0, CK1, CK2,
CK0, CK1, CK2
CKE0, CKE1
S0, S1
RAS, CAS, WE
VREF
VDDQ
BA0, BA1
A0 - A9
A10/AP
A11, A12
DQ0 - DQ63
DQS0 - DQS7
DM0 – DM7
VDD, VSS
SA0 – SA2
SDA
SCL
VDDSPD
Type
(SSTL)
(SSTL)
(SSTL)
(SSTL)
Supply
Supply
(SSTL)
(SSTL)
(SSTL)
(SSTL)
Input
Supply
Supply
Polarity
Function
The system clock inputs. All address and command lines are sampled on the cross point
Cross of the rising edge of CK and falling edge of CK. A Delay Locked Loop (DLL) circuit is
point driven from the clock inputs and output timing for read operations is synchronized to the
input clock.
Activates the DDR SDRAM CK signal when high and deactivates the CK signal when low.
Active
High
By deactivating the clocks, CKE low initiates the Power Down mode or the Self Refresh
mode.
Enables the associated DDR SDRAM command decoder when low and disables the
Active command decoder when high. When the command decoder is disabled, new commands
Low are ignored but previous operations continue. Physical Bank 0 is selected by S0; Bank 1 is
selected by S1.
Active When sampled at the positive rising edge of the clock, RAS, CAS, WE define the operation
Low to be executed by the SDRAM.
Reference voltage for SSTL-2 inputs
Isolated power supply for the DDR SDRAM output buffers to provide improved noise
immunity
- Selects which SDRAM bank is to be active.
During a Bank Activate command cycle, A0-A12 defines the row address (RA0-RA12)
when sampled at the rising clock edge.
During a Read or Write command cycle, A0-A9 defines the column address (CA0-CA9)
when sampled at the rising clock edge. In addition to the column address, AP is used to
- invoke autoprecharge operation at the end of the Burst Read or Write cycle. If AP is high,
autoprecharge is selected and BA0/BA1 define the bank to be precharged. If AP is low,
autoprecharge is disabled.
During a Precharge command cycle, AP is used in conjunction with BA0/BA1 to control
which bank(s) to precharge. If AP is high all 4 banks will be precharged regardless of the
state of BA0/BA1. If AP is low, then BA0/BA1 are used to define which bank to pre-charge.
- Data and Check Bit input/output pins operate in the same manner as on conventional
DRAMs.
Active Data strobes: Output with read data, input with write data. Edge aligned with read data,
High centered on write data. Used to capture write data.
The data write masks, associated with one data byte. In Write mode, DM operates as a
Active byte mask by allowing input data to be written if it is low but blocks the write operation if it
High is high. In Read mode, DM lines have no effect. DM8 is associated with check bits
CB0-CB7, and is not used on x64 modules.
Power and ground for the DDR SDRAM input buffers and core logic
-
Address inputs. Connected to either VDD or VSS on the system board to configure the
Serial Presence Detect EEPROM address.
- This bi-directional pin is used to transfer data into or out of the SPD EEPROM. A resistor
must be connected from the SDA bus line to V DD to act as a pullup.
- This signal is used to clock data into and out of the SPD EEPROM. A resistor may be
connected from the SCL bus time to V DD to act as a pullup.
Serial EEPROM positive power supply.
REV 1.3
01/2003
3
© NANYA TECHNOLOGY CORP.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.