English
Language : 

W48S87-04 Datasheet, PDF (3/21 Pages) Cypress Semiconductor – Spread Spectrum 3 DIMM Desktop Clock
PRELIMINARY
W48S87-04
Pin Definitions (continued)
Pin
Pin Name
No.
REF0/CPU3.3#_2.5
2
REF1(CPU_Stop#)
46
X1
X2
SDATA
SCLOCK
VDD1
VDD2
VDDL1
VDDL2
VDD3
GND
4
5
23
24
1
6,14
48
42
19, 30, 36
3, 9, 16, 22,
27, 33, 39,
45
Pin
Type
I/O
I/O
I
I
I
I
P
P
P
P
P
G
Pin Description
Fixed 14.318-MHz Output 0 and CPU Output Voltage Swing Selection
Input: As an output, this pin is used for various system applications. Output
voltage swing is controlled by voltage applied to VDD1. REF0 is stronger than
REF1 and should be used for driving ISA slots.
When an input, this pin selects the CPU clock output buffer characteristics that
are optimized for either 3.3V or 2.5V operation.
CPU3.3#_2.5
0
1
VDDQ2 Voltage (CPU0:3 Swing)
3.3V
2.5V
This input adjusts CPU clock output impedance so that a nominal 20Ω output
impedance is maintained. This eliminates or reduces the need to adjust exter-
nal clock tuning components when changing VDDL2 voltage. CPU clock phase
is also adjusted so that both CPU and SDRAM and CPU-to-PCI clock skew is
maintained over the two VDDL2 voltage options. This input does not adjust
IOAPIC clock output characteristics.
Fixed 14.318-MHz Output 0 or CPU Clock Output Stop Control: Used for
various system applications. Output voltage swing is controlled by voltage ap-
plied to VDD1. REF0 is stronger than REF1 and should be used for driving ISA
slots.
If programmed as an input (refer to MODE pin description), this pin is used for
stopping the CPU clock outputs. When brought LOW, clock outputs CPU0:3
are stopped LOW after completing a full clock cycle (2–3 CPU clock latency).
When brought HIGH, clock outputs CPU0:3 are starting beginning with a full
clock cycle (2–3 CPU clock latency).
Crystal Connection or External Reference Frequency Input: This pin has
dual functions. It can be used as an external 14.318-MHz crystal connection
or as an external reference frequency input.
Crystal Connection: An input connection for an external 14.318-MHz crystal.
If using an external reference, this pin must be left unconnected.
Serial Data Input: Data input for Serial Data Interface. Refer to Serial Data
Interface section that follows.
Serial Clock Input: Clock input for Serial Data Interface. Refer to Serial Data
Interface section that follows.
Power Connection: Power supply for crystal oscillator and REF0:1 output
buffers. Connected to 3.3V supply.
Power Connection: Power supply for PCI clock output buffers. Connected to
3.3V supply.
Power Connection: Power supply for IOAPIC output buffer. Connected to 2.5V
or 3.3V supply.
Power Connection: Power supply for CPU clock output buffers. Connected to
2.5V or 3.3V supply.
Power Connection: Power supply for SDRAM clock output buffers. Connected
to 3.3V supply.
Ground Connection: Connect all ground pins to the common system ground
plane.
3