English
Language : 

CS2100-CP_09 Datasheet, PDF (7/32 Pages) Cirrus Logic – Fractional-N Clock Multiplier
CS2100-CP
AC ELECTRICAL CHARACTERISTICS
Test Conditions (unless otherwise specified): VD = 3.1 V to 3.5 V; TA = -10°C to +70°C (Commercial Grade);
CL = 15 pF.
Parameters
Symbol
Conditions
Min Typ Max Units
Crystal Frequency
Fundamental Mode XTAL
fXTAL
RefClkDiv[1:0] = 10
8
RefClkDiv[1:0] = 01 16
RefClkDiv[1:0] = 00 32
- 18.75 MHz
-
37.5 MHz
-
50 MHz
Reference Clock Input Frequency
fREF_CLK RefClkDiv[1:0] = 10
8
RefClkDiv[1:0] = 01 16
RefClkDiv[1:0] = 00 32
- 18.75 MHz
-
37.5 MHz
-
75 MHz
Reference Clock Input Duty Cycle
Internal System Clock Frequency
Clock Input Frequency
Clock Input Pulse Width (Note 4)
Clock Skipping Timeout
Clock Skipping Input Frequency
PLL Clock Output Frequency
PLL Clock Output Duty Cycle
Clock Output Rise Time
Clock Output Fall Time
Period Jitter
Base Band Jitter (100 Hz to 40 kHz)
DREF_CLK
45
-
55
%
fSYS_CLK
8
18.75 MHz
fCLK_IN
50 Hz -
30 MHz
pwCLK_IN fCLK_IN < fSYS_CLK/96
2
-
fCLK_IN > fSYS_CLK/96
10
-
-
UI
-
ns
tCS
(Notes 5, 6)
20
-
-
ms
fCLK_SKIP
(Note 6)
50 Hz -
80
kHz
fCLK_OUT
6
-
75 MHz
tOD
Measured at VD/2
45
50
55
%
tOR
20% to 80% of VD
-
1.7
3.0
ns
tOF
80% to 20% of VD
-
1.7
3.0
ns
tJIT
(Note 7)
-
70
- ps rms
(Notes 7, 8)
-
50
- ps rms
Wide Band JItter (100 Hz Corner)
(Notes 7, 9)
-
175
- ps rms
PLL Lock Time - CLK_IN (Note 10)
tLC
PLL Lock Time - REF_CLK
tLR
Output Frequency Synthesis Resolution (Note 11) ferr
fCLK_IN < 200 kHz
-
fCLK_IN > 200 kHz
-
fREF_CLK = 8 to 75 MHz
-
High Resolution
0
High Multiplication
0
100 200
UI
1
3
ms
1
3
ms
-
±0.5 ppm
-
±112 ppm
Notes: 4.
5.
6.
1 UI (unit interval) corresponds to tSYS_CLK or 1/fSYS_CLK.
tCS represents the time from the removal of CLK_IN by which CLK_IN must be re-applied to ensure that
PLL_OUT continues while the PLL re-acquires lock. This timeout is based on the internal VCO frequen-
cy, with the minimum timeout occurring at the maximum VCO frequency. Lower VCO frequencies will
result in larger values of tCS.
Only valid in clock skipping mode; See “CLK_IN Skipping Mode” on page 14 for more information.
7. fCLK_OUT = 24.576 MHz; Sample size = 10,000 points; AuxOutSrc[1:0] = 11.
8. In accordance with AES-12id-2006 section 3.4.2. Measurements are Time Interval Error taken with 3rd
order 100 Hz to 40 kHz bandpass filter.
9. In accordance with AES-12id-2006 section 3.4.1. Measurements are Time Interval Error taken with 3rd
order 100 Hz Highpass filter.
10. 1 UI (unit interval) corresponds to tCLK_IN or 1/fCLK_IN.
11. The frequency accuracy of the PLL clock output is directly proportional to the frequency accuracy of the
reference clock.
DS840F1
7