English
Language : 

CS1810XX Datasheet, PDF (44/54 Pages) Cirrus Logic – Digital Audio Networking Processor
CobraNet Hardware User’s Manual
Mechanical Drawings and Schematics
9.2 CM-2 Schematics
connector
connector.sch
HRESET#
HEN#
HRW
HDS#
HADDR[0..3]
HDATA[0..7]
HREQ#
HACK#
WATCHDOG
MUTE#
UART_TX_OE
UART_TXD
UART_RXD
MCLK_OUT
MCLK_IN
REFCLK_IN
FS1
SSI_CLK
SSI_DIN[0..3]
SSI_DOUT[0..3]
RSVD[1..5]
AUX_POWER[0..3]
HRESET#
HEN#
HRW
HDS#
HADDR[0..3]
HDATA[0..7]
HREQ#
HACK#
WATCHDOG
MUTE#
UART_TX_OE
UART_TXD
UART_RXD
MCLK_OUT
MCLK_IN
REFCLK_IN
FS1
SSI_CLK
SSI_DIN[0..3]
SSI_DOUT[0..3]
RSVD[1..5]
AUX_POWER[0..3]
core
core.sch
HRESET#
HEN#
HRW
HDS#
HADDR[0..3]
HDATA[0..7]
HREQ#
HACK#
WATCHDOG
MUTE#
UART_TX_OE
UART_TXD
UART_RXD
MCLK_OUT
MCLK_IN
REFCLK_IN
FS1
SSI_CLK
SSI_DIN[0..3]
SSI_DOUT[0..3]
GPIO[0..1]
RSVD[1..5]
AUX_POWER[3..0]
GPIO[0..1]
GPIO[0..1] is not used elsewhere.
These pulldowns are used for test points and
to keep these signals at valid levels.
GPIO0
GPIO1
R1
R2
10K Ohm
GND
VCC_+3.3
44
This linear regulator is used to assure that the +1.8v rail quickly passes
the 0.5v threshold at powerup, thus minimizing power sequencing issues
and making sure that the DSP does not draw excessive power as the
power rails ramp up. This linear regulator is set with Vout=1.22v, so it
is effectively shut off once the switching regulator comes up. Further
testing and characterization of the DSP is require to determine if this
linear regulator is in fact required.
U9
1 IN
OUT 4
BYP 3
2 GND
ADJ 5
LTC1761
C45
0.01 uF
U1
LTC3406-1.8
4
1
C1
10 uF, X5R, 6.3 Volts
VIN
RUN
SW 3
Vout/FB 5
L1
2.2 uH
This is a simple switching regulator. It produces
1.8V at >500 mA at about 90% efficency. A simple low drop
out linear regulator would be a cheaper alternative at the
expense of power. A linear regulator would dissapate
about 0.75 watts max, This switching regulator dissapates
about 0.10 watts max.
VCC_+1.8
C2
C3
10 uF, X5R, 6.3 Volts
Figure 24. CM-2 RevF Schematic Page 1 of 7
©Copyright 2005 Cirrus Logic, Inc.
DS651UM23
Version 2.3