English
Language : 

AK5367 Datasheet, PDF (22/28 Pages) Asahi Kasei Microsystems – 96kHz 24-Bit ΔΣ ADC with 0V Bias Selector
[AK5367]
2. READ Operations
Set the R/W bit = “1” for the READ operation of the AK5367. After transmission of data, the master can read the next
address’s data by generating an acknowledge instead of terminating the write cycle after the receipt of the first data word.
After receiving each data packet the internal 2-bit address counter is incremented by one, and the next data is
automatically taken into the next address. If the address exceeds 02H prior to generating a stop condition, the address
counter will “roll over” to 00H and the previous data will be overwritten.
The AK5367 supports two basic read operations: CURRENT ADDRESS READ and RANDOM ADDRESS READ.
2-1. CURRENT ADDRESS READ
The AK5367 contains an internal address counter that maintains the address of the last word accessed, incremented by
one. Therefore, if the last access (either a read or write) were to address n, the next CURRENT READ operation would
access data from the address n+1. After receipt of the slave address with R/W bit set to “1”, the AK5367 generates an
acknowledge, transmits 1-byte of data to the address set by the internal address counter and increments the internal
address counter by 1. If the master does not generate an acknowledge to the data but generates a stop condition, the
AK5367 ceases transmission.
S
T
A
R/W="1"
R
T
SDA
Slave
S Address
A
C
K
Data(n)
Data(n+1)
Data(n+2)
A
A
A
C
C
C
K
K
K
Figure 19. CURRENT ADDRESS READ
S
T
O
P
Data(n+x)
A
C
K
P
A
C
K
2-2. RANDOM ADDRESS READ
The random read operation allows the master to access any memory location at random. Prior to issuing the slave address
with the R/W bit “1”, the master must first perform a “dummy” write operation. The master issues a start request, a slave
address (R/W bit = “0”) and then the register address to read. After the register address is acknowledged, the master
immediately reissues the start request and the slave address with the R/W bit “1”. The AK5367 then generates an
acknowledge, 1 byte of data and increments the internal address counter by 1. If the master does not generate an
acknowledge to the data but generates a stop condition, the AK5367 ceases transmission.
SDA
S
T
A
R/W="0"
R
T
Slave
S Address
Sub
Address(n)
S
T
A
R/W="1"
R
T
Slave
S Address
Data(n)
Data(n+1)
A
A
A
A
A
C
C
C
C
C
K
K
K
K
K
Figure 20. RANDOM ADDRESS READ
S
T
O
P
Data(n+x)
P
A
A
C
C
K
K
MS0694-E-00
- 22 -
2007/12