English
Language : 

AK4543 Datasheet, PDF (11/31 Pages) Asahi Kasei Microsystems – AC’97 Rev 2.1 Multimedia Audio CODEC
[ASAHI KASEI]
[AK4543]
General Description
nAC ‘97 Connection to the Digital AC ’97 controller
2AC ‘97 communicates with its companion AC ‘97 controller via a digital serial link, “AC-link”. All digital audio streams, and
command/status information are communicated over this point to point serial interconnect. A breakout of the signals connecting the
two is shown in the following figure.
AC’97
Controller
AC’97
SYNC
BIT_CLK
SDATA_OUT
SDATA_IN
RESET#
nAC’97 Digital Interface
The AK4543 incorporates a 5 pin digital serial interface that links it to the AC ’97 controller. AC-link is a bi-directional, fixed
rate(48kHz), serial PCM digital stream. It handles multiple input, and output audio streams, as well as control register accesses
employing a time division multiplexed (TDM) scheme. The AC-link architecture divides each audio frame into 12 outgoing and 12
incoming data streams, each with 20-bit sample resolution. DAC and ADC resolution of the AK4543 is 18 bit resolution. The data
streams currently defined by the AC ‘97 specification include:
l PCM Playback
2 output slots
2 channel composite PCM output stream
l PCM Record data
2 input slots
2 channel composite PCM input stream
l Control
2 output slot
Control register write port
l Status
2 input slots
Control register read port
SYNC, fixed at 48 KHz, is derived by dividing down the serial bit clock (BIT_CLK). BIT_CLK, fixed at 12.288 MHz, provides the
necessary clocking granularity to support 12, 20-bit outgoing and incoming time slots. AC-link serial data is transitioned on each rising
edge of BIT_CLK. The receiver of AC-link data, the AK4543 for outgoing data and AC ’97 controller for incoming data, samples each
serial bit on the falling edges of BIT_CLK.
The AK4543 outputs BIT_CLK when it is assigned as Primary codec by the codec ID configuration ID1# and ID0#. The other hand, the
AK4543 receives BIT_CLK when assigned as the Secondary codec from the Primary device.
The AC-link protocol provides for a special 16-bit slot (Slot 0) wherein each bit conveys a valid tag for its corresponding time slot
within the current audio frame. A “1” in a given bit position of slot 0 indicates that the corresponding time slot within the current audio
frame has been assigned to a data stream, and contains valid data. If a slot is “Tagged” invalid, it is the responsibility of the source
of the data, (The AK4543 for the input stream, AC ’97 controller for the output stream), to stuff all bit positions with 0’s during that slot’s
active time.
SYNC remains high for a total duration of 16 BIT_CLKs at the beginning of each audio frame. The portion of the audio frame where
SYNC is high is defined as the “Tag Phase”. The remainder of the audio frame where SYNC is low is defined as the “Data Phase”.
Note that SDATA_OUT and SDATA_IN data is delayed one BIT_CLK because AC’97 controller causes
S Y N C signal high at a rising edge of BIT_C L K which initiates a frame.
“Output” stream means the direction from AC ’97 controller to the AK4543, and “Input” stream means the direction
from the AK4543 to AC’97 controller
2All the following sentences written with small italic font in this document quote the AC’97 component specification.
<M0046-E-01>
- 11 -
1999/01