English
Language : 

DS92LV1212_11 Datasheet, PDF (7/15 Pages) Texas Instruments – 16-40 MHz 10-Bit Bus LVDS Random Lock Deserializer with Embedded Clock Recovery
Deserializer Switching Characteristics
Over recommended operating supply and temperature ranges unless otherwise specified.
Symbol
Parameter
Conditions Pin/Freq.
Min
Typ
Max
Units
tRCP
Receiver out Clock
Period
Figure 3
tRCP = tTCP
RCLK
25
tCLH
CMOS/TTL Low-to-High
CL = 15 pF
Rout(0-9),
Transition Time
Figure 2
62.5
ns
2
6
ns
tCHL
CMOS/TTL High-to-Low
Transition Time
LOCK, RCLK
2
6
ns
tDD
tROS
Deserializer Delay
ROUT (0-9) Setup Data to
RCLK
Figure 4
Figure 5
RCLK
1.75*tRCP+ 1.5 1.75*tRCP+4.0 1.75*tRCP+6.5 ns
0.4*tRCP
0.5*tRCP
ns
tROH
ROUT (0-9) Hold Data to
RCLK
−0.4*tRCP
−0.5*tRCP
ns
tRDC
tHZR
tLZR
tZHR
tZLR
tDSR1
RCLK Duty Cycle
HIGH to TRI-STATE Delay
LOW to TRI-STATE Delay
TRI-STATE to HIGH Delay
TRI-STATE to LOW Delay
Deserializer PLL Lock Time
from PWRDWN (with
SYNCPAT)
Figure 6
(Note 4)
Figure 7
Figure 8
Rout(0-9),
LOCK
16MHz
40MHz
40
50
60
%
4.2+0.5*tRCP
10+tRCP
ns
4.5+0.5*tRCP
10+tRCP
ns
6+0.5*tRCP
12+tRCP
ns
6.0+0.5*tRCP
12+tRCP
ns
18.2
22
µs
7.4
25.6
µs
tDSR2
Deserializer PLL Lock time
from SYNCPAT
16MHz
40MHz
21.0
30
µs
14.4
25
µs
tZHLK
TRI-STATE to HIGH Delay
(power-up)
LOCK
4.62
12
ns
tRNM
Deserializer Noise Margin Figure 9
16 MHz
400
1100
ps
(Note 5)
40 MHz
100
400
ps
Note 1: “Absolute Maximum Ratings” are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices
should be operated at these limits. The table of “Electrical Characteristics” specifies conditions of device operation.
Note 2: Typical values are given for VCC = 3.3V and TA = +25˚C.
Note 3: Current into device pins is defined as positive. Current out of device pins is defined as negative. Voltages are referenced to ground except VOD, ∆VOD, VTH
and VTL which are differential voltages.
Note 4: For the purpose of specifying Deserializer PLL performance tDSR1 and tDSR2 are specified with the REFCLK running and stable, and specific conditions
of the incoming data stream (SYNCPATs). It is recommended that the Deserializer be initialized using either tDSR1 timing or tDSR2 timing. tDSR1 is the time required
for the Deserializer to indicate lock upon power-up or when leaving the power-down mode. Synchronization patterns should be sent to the device before initiating ei-
ther condition. tDSR2 is the time required to indicate lock for the powered-up and enabled Deserializer when the input (RI+ and RI-) conditions change from not re-
ceiving data to receiving synchronization patterns (SYNCPATs).
Note 5: tRNM is a measure of how much phase noise (jitter) the Deserializer can tolerate in the incoming data stream before bit errors occur.
www.national.com
6