English
Language : 

CD74HC299 Datasheet, PDF (8/10 Pages) Texas Instruments – High Speed CMOS Logic 8-Bit Universal Shift Register; Three-State
CD74HC299, CD74HCT299
Test Circuits and Waveforms (Continued)
tr = 6ns
INPUT
90%
50%
10%
tf = 6ns
VCC
GND
tTHL
INVERTING
OUTPUT
tPHL
tTLH
90%
50%
10%
tPLH
FIGURE 3. HC TRANSITION TIMES AND PROPAGATION
DELAY TIMES, COMBINATION LOGIC
tr = 6ns
INPUT
tTHL
2.7V
1.3V
0.3V
INVERTING
OUTPUT
tPHL
tf = 6ns
3V
GND
tTLH
90%
1.3V
10%
tPLH
FIGURE 4. HCT TRANSITION TIMES AND PROPAGATION
DELAY TIMES, COMBINATION LOGIC
trCL
CLOCK
INPUT
90%
10%
tH(H)
tfCL
50%
tH(L)
DATA
INPUT
tSU(H)
tSU(L)
OUTPUT
tREM
VCC
SET, RESET
OR PRESET
tTLH
90%
tPLH
50%
tTHL
90%
50%
10%
tPHL
IC
CL
50pF
VCC
GND
VCC
50%
GND
GND
trCL
CLOCK
INPUT
2.7V
0.3V
tfCL
1.3V
tH(H)
tH(L)
DATA
INPUT
tSU(H)
1.3V
1.3V
1.3V
tSU(L)
OUTPUT
tREM
3V
SET, RESET
OR PRESET
tTLH
90%
1.3V
tPLH
1.3V
tTHL
90%
1.3V
10%
tPHL
IC
CL
50pF
3V
GND
3V
GND
GND
FIGURE 5. HC SETUP TIMES, HOLD TIMES, REMOVAL TIME,
AND PROPAGATION DELAY TIMES FOR EDGE
TRIGGERED SEQUENTIAL LOGIC CIRCUITS
FIGURE 6. HCT SETUP TIMES, HOLD TIMES, REMOVAL TIME,
AND PROPAGATION DELAY TIMES FOR EDGE
TRIGGERED SEQUENTIAL LOGIC CIRCUITS
8