English
Language : 

THS8133_07 Datasheet, PDF (17/25 Pages) Texas Instruments – TRIPLE 10-BIT, 80 MSPS VIDEO D/A CONVERTER WITH TRI-LEVEL SYNC GENERATION WITH TRI-LEVEL SYNC GENERATION
THS8133, THS8133A, THS8133B
TRIPLE 10ĆBIT, 80 MSPS VIDEO D/A CONVERTER
WITH TRIĆLEVEL SYNC GENERATION
SLVS204C − APRIL 1999 − REVISED SEPTEMBER 2000
APPLICATION INFORMATION
SMPTE 274M (continued)
+300
Vertical
Sync
0
Blanking
−300
OH
+350
+300
Broad Pulse
P’B, P’r
0
−300
−350
+700
+300
Y’,R’,G’,B’
0
−300
OH
Figure 14. SMPTE 274M Analog Interface Horizontal Timing Details†
† This figure is for illustration purposes only. Consult the latest SMPTE 274M standard when designing a compliant system.
For GBR operation, Table 9 lists the THS8133 full-scale output currents that produce compliant signals to the
standard after proper termination. These amplitudes are valid also in YPbPr mode for the Y channel. For GBR
operation, the device needs to be configured with INS3_INT high, corresponding to the GBR with sync-on-all
operation mode of Table 1.
• POST OFFICE BOX 655303 DALLAS, TEXAS 75265
• POST OFFICE BOX 1443 HOUSTON, TEXAS 77251−1443
17