English
Language : 

STB24N60DM2 Datasheet, PDF (4/21 Pages) STMicroelectronics – N-channel 600 V, 0.175 (ohm) typ., 18 A FDmesh II Plus low Qg Power MOSFETs in D2PAK, TO-220 and TO-247 packages
Electrical characteristics
STB24N60DM2, STP24N60DM2, STW24N60DM2
2
Electrical characteristics
(TC = 25 °C unless otherwise specified)
Symbol
Parameter
Table 5. On /off states
Test conditions
Drain-source
V(BR)DSS breakdown voltage
ID = 1 mA, VGS = 0
IDSS
IGSS
VGS(th)
RDS(on)
Zero gate voltage
VDS = 600 V
drain current (VGS = 0) VDS = 600 V, TC=125 °C
Gate-body leakage
current (VDS = 0)
VGS = ± 25 V
Gate threshold voltage VDS = VGS, ID = 250 μA
Static drain-source
on-resistance
VGS = 10 V, ID = 9 A
Min. Typ. Max. Unit
600
V
1.5 μA
100 μA
±10 μA
3
4
5V
0.175 0.200 Ω
Symbol
Parameter
Table 6. Dynamic
Test conditions
Min. Typ. Max. Unit
Ciss
Coss
Crss
Input capacitance
Output capacitance
Reverse transfer
capacitance
VDS = 100 V, f = 1 MHz,
VGS = 0
- 1055 - pF
-
56
- pF
pF
-
2.4
-
(1) Equivalent output
Coss eq. capacitance
VDS = 0 to 480 V, VGS = 0
- 259 - pF
Intrinsic gate
RG resistance
f = 1 MHz, ID = 0
-
7
-
Ω
Qg Total gate charge
VDD = 480 V, ID = 18 A,
Qgs Gate-source charge VGS = 10 V
Qgd Gate-drain charge
(see Figure 17)
-
29
- nC
-
6
- nC
-
12
- nC
1. Coss eq. is defined as a constant equivalent capacitance giving the same charging time as Coss when VDS
increases from 0 to 80% VDSS
Symbol
Table 7. Switching times
Parameter
Test conditions
td(on)
tr
td(off)
tf
Turn-on delay time
Rise time
Turn-off delay time
Fall time
VDD = 300 V, ID = 9 A,
RG = 4.7 Ω, VGS = 10 V
(see Figure 16 and 21)
Min.
-
-
-
-
Typ. Max. Unit
15
- ns
8.7
- ns
60
- ns
15
- ns
4/21
DocID025499 Rev 3