English
Language : 

LAN9215 Datasheet, PDF (17/134 Pages) SMSC Corporation – Highly Efficient 10/100 Ethernet Controller with HP Auto-MDIX
Highly Efficient Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX
Datasheet
Table 2.5 System and Power Signals (continued)
PIN
NO.
NAME
6
Crystal 1
5
Crystal 2
95
Reset
70
Wakeup Indicator
SYMBOL
XTAL1
XTAL2
nRESET
PME
BUFFER
TYPE
lclk
Oclk
IS
(PU)
O8/OD8
NUM
PINS
1
1
1
1
DESCRIPTION
External 25MHz Crystal Input.
Can also be connected to single-
ended TTL oscillator. If this method is
implemented, XTAL2 should be left
unconnected.
External 25MHz Crystal output.
Active-low reset input. Resets all
logic and registers within the
LAN9215. This signal is pulled
high with a weak internal pull-up
resistor. If nRESET is left
unconnected, the LAN9215 will
rely on its internal power-on reset
circuitry
Note:
The LAN9215 must always
be read at least once after
power-up, reset, or upon
return from a power-saving
state or write operations will
not function. See Section
3.12, "Detailed Reset
Description," on page 39 for
additional information
When programmed to do so, is
asserted when the LAN9215 detects
a wake event and is requesting the
system to wake up from the
associated sleep state. The polarity
and buffer type of this signal is
programmable.
Note:
Detection of a Power
Management Event, and
assertion of the PME signal
will not wakeup the
LAN9215. The LAN9215 will
only wake up when it
detects a host write cycle
(assertion of nCS and
nWR). Although any write to
the LAN9215, regardless of
the data written, will wake-
up the device when it is in a
power-saving mode, it is
required that the
BYTE_TEST register be
used for this purpose.
SMSC LAN9215
17
DATASHEET
Revision 1.5 (07-18-06)