English
Language : 

EFM8BB2 Datasheet, PDF (15/55 Pages) Silicon Laboratories – The EFM8BB2 highlighted features are listed below
EFM8BB2 Data Sheet
Electrical Characteristics
Parameter
Symbol
Test Condition
Min
Typ
Max
Unit
5V Regulator
IVREG
Normal Mode
(SUSEN = 0, BIASENB = 0)
—
245
340
μA
Suspend Mode
—
60
100
μA
(SUSEN = 1, BIASENB = 0)
Bias Disabled
—
2.5
10
μA
(BIASENB = 1)
Disabled
—
2.5
—
nA
(BIASENB = 1, REG1ENB = 1)
Note:
1. Currents are additive. For example, where IDD is specified and the mode is not mutually exclusive, enabling the functions increa-
ses supply current by the specified amount.
2. Includes supply current from internal LDO regulator, supply monitor, and High Frequency Oscillator.
3. Includes supply current from internal LDO regulator, supply monitor, and Low Frequency Oscillator.
4. ADC0 always-on power excludes internal reference supply current.
5. The internal reference is enabled as-needed when operating the ADC in burst mode to save power.
4.1.3 Reset and Supply Monitor
Table 4.3. Reset and Supply Monitor
Parameter
Symbol
VDD Supply Monitor Threshold
VVDDM
Power-On Reset (POR) Threshold VPOR
VDD Ramp Time
tRMP
Reset Delay from POR
tPOR
Reset Delay from non-POR source tRST
RST Low Time to Generate Reset tRSTL
Missing Clock Detector Response tMCD
Time (final rising edge to reset)
Missing Clock Detector Trigger
Frequency
FMCD
VDD Supply Monitor Turn-On Time tMON
Test Condition
Rising Voltage on VDD
Falling Voltage on VDD
Time to VDD > 2.2 V
Relative to VDD > VPOR
Time between release of reset
source and code execution
FSYSCLK >1 MHz
Min
Typ
Max
Unit
1.95
2.05
2.15
V
—
1.2
—
V
0.75
—
1.36
V
10
—
—
μs
3
10
31
ms
—
50
—
μs
15
—
—
μs
—
0.625
1.2
ms
—
7.5
13.5
kHz
—
2
—
μs
silabs.com | Smart. Connected. Energy-friendly.
Rev. 1.1 | 14