English
Language : 

UPD78F9202MA-CAC-A Datasheet, PDF (91/342 Pages) Renesas Technology Corp – 8-Bit Single-Chip Microcontrollers
CHAPTER 5 CLOCK GENERATORS
Figure 5-14. Status Transition of Low-Speed Internal Oscillator
Power
application
VDD > 2.1 V ±0.1 V
Reset by
power-on clear
Reset signal
Select by option byte
if low-speed internal oscillator
can be stopped or not
Can be stopped
Clock source of
WDT is selected
by softwareNote
Low-speed internal
oscillator can be stopped
LSRSTOP = 1
LSRSTOP = 0
Low-speed internal
oscillator stops
Cannot be stopped
Low-speed internal
oscillator cannot be stopped
Clock source of
WDT is fixed to fRL
Note The clock source of the watchdog timer (WDT) is selected from fX or fRL, or it may be stopped. For details,
refer to CHAPTER 8 WATCHDOG TIMER.
User’s Manual U18172EJ3V0UD
89