English
Language : 

PD46185084B_15 Datasheet, PDF (32/39 Pages) Renesas Technology Corp – 18M-BIT QDRTM II SRAM 4-WORD BURST OPERATION
μPD46185084B, μPD46185094B, μPD46185184B, μPD46185364B
Boundary Scan Register Status of Output Pins CQ, CQ# and Q
Instructions
EXTEST
IDCODE
SAMPLE-Z
SAMPLE
BYPASS
SRAM Status
READ (Low-Z)
NOP (High-Z)
READ (Low-Z)
NOP (High-Z)
READ (Low-Z)
NOP (High-Z)
READ (Low-Z)
NOP (High-Z)
READ (Low-Z)
NOP (High-Z)
Boundary Scan Register Status
CQ,CQ#
Q
Pad
Pad
Pad
Pad
–
–
–
–
Pad
Pad
Pad
Pad
Internal
Internal
Internal
Pad
–
–
–
–
Note
No definition
No definition
Remark The Boundary Scan Register statuses during execution each
instruction vary according to the instruction code and SRAM
operation mode.
There are two statuses:
Boundary Scan
Register
CAPTURE
Register
Pad : Contents of the output pin (QDR Pad) are captured
in the “CAPTURE Register” in the Boundary Scan Pad
Update
Register
Register.
Internal : Contents of the SRAM internal output “SRAM
Output” are captured in the “CAPTURE Register”
QDR
in the Boundary Scan Register.
Pad
SRAM
Output
Driver
Internal
SRAM
Output
High-Z
JTAG ctrl
R10DS0113EJ0200 Rev.2.00
Nov 09, 2012
Page 32 of 38