English
Language : 

PD46364092B Datasheet, PDF (25/36 Pages) Renesas Technology Corp – 36M-BIT DDR II SRAM 2-WORD BURST OPERATION
μPD46364092B, μPD46364182B, μPD46364362B
Scan Register Definition (1)
Register name
Description
Instruction register
Bypass register
ID register
Boundary register
The instruction register holds the instructions that are executed by the TAP controller
when it is moved into the run-test/idle or the various data register state. The register can
be loaded when it is placed between the TDI and TDO pins. The instruction register is
automatically preloaded with the IDCODE instruction at power-up whenever the controller
is placed in test-logic-reset state.
The bypass register is a single bit register that can be placed between TDI and TDO. It
allows serial test data to be passed through the RAMs TAP to another device in the scan
chain with as little delay as possible.
The ID Register is a 32 bit register that is loaded with a device and vendor specific 32 bit
code when the controller is put in capture-DR state with the IDCODE command loaded in
the instruction register. The register is then placed between the TDI and TDO pins when
the controller is moved into shift-DR state.
The boundary register, under the control of the TAP controller, is loaded with the contents
of the RAMs I/O ring when the controller is in capture-DR state and then is placed
between the TDI and TDO pins when the controller is moved to shift-DR state. Several
TAP instructions can be used to activate the boundary register.
The Scan Exit Order tables describe which device bump connects to each boundary
register location. The first column defines the bit’s position in the boundary register. The
second column is the name of the input or I/O at the bump and the third column is the
bump number.
Scan Register Definition (2)
Register name
Bit size
Unit
Instruction register
3
bit
Bypass register
1
bit
ID register
32
bit
Boundary register
109
bit
ID Register Definition
Part number Organization
μPD46364092B
μPD46364182B
μPD46364362B
4M x 9
2M x 18
1M x 36
ID [31:28] vendor
revision no.
XXXX
XXXX
XXXX
ID [27:12] part no.
0000 0000 0011 1110
0000 0000 0011 1111
0000 0000 0100 0000
ID [11:1] vendor
ID no.
00000010000
00000010000
00000010000
ID [0] fix bit
1
1
1
R10DS0091EJ0400 Rev.4.00
Nov 09, 2012
Page 25 of 35