English
Language : 

R1EV5801MB_15 Datasheet, PDF (17/22 Pages) Renesas Technology Corp – 1M EEPROM (128-Kword × 8-bit)Ready/ Busy and RES function
R1EV5801MB Series
2. Data Protection at VCC On/Off
When VCC is turned on or off, noise on the control pins generated by external circuits (CPU, etc) may act as a trigger
and turn the EEPROM to program mode by mistake. To prevent this unintentional programming, the EEPROM
must be kept in an unprogrammable state while the CPU is in an unstable state.
Note: The EEPROM should be kept in unprogrammable state during VCC on/off by using CPU RESET signal.
VCC
CPU
RESET
* Unprogrammable
* Unprogrammable
2.1 Protection by RES
The unprogrammable state can be realized by that the CPU’s reset signal inputs directly to the EEPROM’s RES
pin. RES should be kept VSS level during VCC on/off.
The EEPROM brakes off programming operation when RES becomes low, programming operation doesn’t
finish correctly in case that RES falls low during programming operation. RES should be kept high for 10 ms
after the last data input.
VCC
RES
WE
or CE
Program inhibit
1 µs min 100 µs min
Program inhibit
10 ms min
R10DS0209EJ0100 Rev.1.00
Jun 09, 2014
Page 17 of 20