English
Language : 

BUK545-60H Datasheet, PDF (5/8 Pages) NXP Semiconductors – PowerMOS transistor Logic level FET
Philips Semiconductors
PowerMOS transistor
Logic level FET
Product specification
BUK545-60H
ID / A
1E-01
SUB-THRESHOLD CONDUCTION
1E-02
1E-03
2%
typ
98 %
1E-04
1E-05
1E-06
0
0.4
0.8
1.2
1.6
2
2.4
VGS / V
Fig.11. Sub-threshold drain current.
ID = f(VGS); conditions: Tj = 25 ˚C; VDS = VGS
C / pF
10000
BUK5Y5-60H
Ciss
Coss
Crss
1000
100
0.1
1
10
100
VDS / V
Fig.12. Typical capacitances, Ciss, Coss, Crss.
C = f(VDS); conditions: VGS = 0 V; f = 1 MHz
VGS / V
15
BUK5Y5-60H
VDD / V = 12
10
48
5
0
0
10 20 30 40 50 60 70 80
QG / nC
Fig.13. Typical turn-on gate-charge characteristics.
VGS = f(QG); conditions: ID = 41 A; parameter VDS
IS / A
100
Tj / C =
-40
80
25
150
60
BUKXY5-60H
40
20
0
0
0.5
1
1.5
VSDS / V
Fig.14. Typical reverse diode current.
IF = f(VSDS); conditions: VGS = 0 V; parameter Tj
WDSS%
120
110
100
90
80
70
60
50
40
30
20
10
0
20
40
60
80 100 120 140
Ths / C
Fig.15. Normalised avalanche energy rating.
WDSS% = f(Ths); conditions: ID = 41 A
VGS
0
RGS
L
VDS
T.U.T.
+ VDD
-
-ID/100
R 01
shunt
Fig.16. Avalanche energy test circuit.
WDSS = 0.5 ⋅ LID2 ⋅ BVDSS/(BVDSS − VDD)
August 1994
5
Rev 1.000