English
Language : 

BUK545-60H Datasheet, PDF (1/8 Pages) NXP Semiconductors – PowerMOS transistor Logic level FET
Philips Semiconductors
PowerMOS transistor
Logic level FET
Product specification
BUK545-60H
GENERAL DESCRIPTION
N-channel enhancement mode logic
level field-effect power transistor in
a plastic full-pack envelope.
The device is intended for use in
Automotive applications, Switched
Mode Power Supplies (SMPS),
motor control, welding, DC/DC and
AC/DC converters, and in general
purpose switching applications.
QUICK REFERENCE DATA
SYMBOL PARAMETER
VDS
ID
Ptot
Tj
RDS(ON)
Drain-source voltage
Drain current (DC)
Total power dissipation
Junction temperature
Drain-source on-state
resistance;
VGS = 5 V
MAX.
60
21
30
150
38
PINNING - SOT186
PIN
DESCRIPTION
1 gate
2 drain
3 source
case isolated
PIN CONFIGURATION
case
12 3
SYMBOL
d
g
s
LIMITING VALUES
Limiting values in accordance with the Absolute Maximum System (IEC 134)
SYMBOL PARAMETER
CONDITIONS
VDS
VDGR
±VGS
±VGSM
ID
ID
IDM
Ptot
Tstg
Tj
Drain-source voltage
Drain-gate voltage
Gate-source voltage
Non-repetitive gate-source
voltage
Drain current (DC)
Drain current (DC)
Drain current (pulse peak value)
Total power dissipation
Storage temperature
Junction Temperature
-
RGS = 20 kΩ
-
tp ≤ 50 µs
Ths = 25 ˚C
Ths = 100 ˚C
Ths = 25 ˚C
Ths = 25 ˚C
-
-
MIN.
-
-
-
-
-
-
-
-
- 55
-
THERMAL RESISTANCES
SYMBOL
Rth j-hs
Rth j-a
PARAMETER
Thermal resistance junction to
heatsink
Thermal resistance junction to
ambient
CONDITIONS
With heatsink compound
TYP.
-
55
MAX.
60
60
15
20
21
13.5
82
30
150
150
MAX.
4.17
-
UNIT
V
A
W
˚C
mΩ
UNIT
V
V
V
V
A
A
A
W
˚C
˚C
UNIT
K/W
K/W
August 1994
1
Rev 1.000