English
Language : 

SA7016 Datasheet, PDF (10/18 Pages) NXP Semiconductors – 1.3GHz low voltage fractional-N synthesizer
Philips Semiconductors
1.3GHz low voltage fractional-N synthesizer
Product specification
SA7016
Charge pump currents
CP0
IPHP
IPHP–SU
0
3xISET
15xlSET
1
1xlSET
5xlSET
NOTES:
1. ISET=VSET/RSET: bias current for charge pumps.
2. IPHP–SU is the total current at pin PHP during speed up condition.
Lock Detect
The output LOCK maintains a logic ‘1’ when the auxiliary phase
detector ANDed with the main phase detector indicates a lock
condition. The lock condition for the main and auxiliary synthesizers
is defined as a phase difference of less than "1 period of the
frequency at the input REFin+, –. One counter can fulfill the lock
condition when the other counter is powered down. Out of lock (logic
‘0’) is indicated when both counters are powered down.
Power-down mode
The power-down signal can be either hardware (PON) or software
(PD). The PON signal is exclusively ORed with the PD bits in
B-word. If PON = 0, then the part is powered up when PD = 1. PON
can be used to invert the polarity of the software bit PD. When the
synthesizer is reactivated after power-down, the main and reference
dividers are synchronized to avoid possibility of random phase
errors on power-up.
1999 Nov 04
10