English
Language : 

PSMN035-150B Datasheet, PDF (2/12 Pages) NXP Semiconductors – N-channel TrenchMOS transistor
NXP Semiconductors
PSMN035-150B
N-channel TrenchMOS SiliconMAX standard level FET
2. Pinning information
Table 2. Pinning information
Pin
Symbol Description
1
G
gate
2
D
drain
3
S
source
mb
D
mounting base; connected to
drain
[1] It is not possible to make connection to pin 2.
Simplified outline
[1]
mb
2
13
SOT404 (D2PAK)
3. Ordering information
Graphic symbol
D
G
mbb076 S
Table 3. Ordering information
Type number
Package
Name
Description
PSMN035-150B D2PAK
plastic single-ended surface-mounted package (D2PAK); 3 leads
(one lead cropped)
4. Limiting values
Version
SOT404
Table 4. Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134).
Symbol Parameter
Conditions
VDS
VDGR
VGS
ID
drain-source voltage
drain-gate voltage
gate-source voltage
drain current
IDM
peak drain current
Ptot
total power dissipation
Tstg
storage temperature
Tj
junction temperature
Source-drain diode
Tj ≥ 25 °C; Tj ≤ 175 °C
Tj ≤ 175 °C; Tj ≥ 25 °C; RGS = 20 kΩ
Tmb = 100 °C; see Figure 1 and 2
Tmb = 25 °C; see Figure 1 and 2
tp ≤ 10 µs; pulsed; Tmb = 25 °C; see Figure 2
Tmb = 25 °C; see Figure 3
IS
source current
ISM
peak source current
Avalanche ruggedness
Tmb = 25 °C
tp ≤ 10 µs; pulsed; Tmb = 25 °C
EDS(AL)S
non-repetitive
VGS = 10 V; Tj(init) = 25 °C; ID = 47 A; Vsup ≤ 50 V;
drain-source avalanche unclamped; tp = 0.1 ms; RGS = 50 Ω; see Figure 4
energy
IAS
non-repetitive
Vsup ≤ 50 V; VGS = 10 V; Tj(init) = 25 °C;
avalanche current
RGS = 50 Ω; unclamped; see Figure 4
PSMN035-150B_4
Product data sheet
Rev. 04 — 17 November 2009
Min Max Unit
-
150 V
-
150 V
-20 20
V
-
36
A
-
50
A
-
200 A
-
250 W
-55 175 °C
-55 175 °C
-
50
A
-
200 A
-
460 mJ
-
50
A
© NXP B.V. 2009. All rights reserved.
2 of 12