English
Language : 

IS62C10248AL Datasheet, PDF (9/14 Pages) Integrated Silicon Solution, Inc – 1M x 8 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC RAM
IS62C10248AL, IS65C10248AL
WRITE CYCLE SWITCHING CHARACTERISTICS(1,2) (Over Operating Range)
Symbol Parameter
twc
Write Cycle Time
tscs1/tscs2 CS1/CS2 to Write End
taw
Address Setup Time to Write End
tha
Address Hold from Write End
tsa
Address Setup Time
tpwe(4)
WE Pulse Width
tsd
Data Setup to Write End
thd
Data Hold from Write End
thzwe(3) WE LOW to High-Z Output
tlzwe(3) WE HIGH to Low-Z Output
45ns
Min. Max.
45 —
35 —
35 —
0 —
0 —
35 —
25 —
0 —
— 20
5 —
55 ns
Min.
Max.
Unit
55
—
ns
45
—
ns
45
—
ns
0
—
ns
0
—
ns
40
—
ns
30
—
ns
0
—
­ns
—
20
ns
5
—
ns
Notes:
1. Test conditions assume signal transition times of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0V to 3.0V
and output loading specified in Figure 1.
2. The internal write time is defined by the overlap of CS1 LOW, CS2 HIGH, and WE LOW. All signals must be in valid states to initiate a Write, but any one can
go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the write.
3. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.
4. tpwe > thzwe + tsd when OE is LOW.
AC WAVEFORMS
WRITE CYCLE NO. 1 (CS1/CS2 Controlled, OE = HIGH or LOW)
ADDRESS
CS1
CS2
WE
DOUT
DIN
tWC
tSCS1
tHA
tSCS2
tAW
tPWE
tSA
tHZWE
DATA UNDEFINED
HIGH-Z
tLZWE
tSD
tHD
DATA-IN VALID
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
9
Rev.  00A
09/25/09