English
Language : 

XC167CS-32F Datasheet, PDF (26/90 Pages) Infineon Technologies AG – 16-Bit Single-Chip Microcontroller with C166SV2 Core
XC167-32
Derivatives
Functional Description
RH7) so-called General Purpose Registers (GPRs).
The upper 256 bytes of the DPRAM are directly bitaddressable. When used by a GPR,
any location in the DPRAM is bitaddressable.
1024 bytes (2 × 512 bytes) of the address space are reserved for the Special Function
Register areas (SFR space and ESFR space). SFRs are wordwide registers which are
used for controlling and monitoring functions of the different on-chip units. Unused SFR
addresses are reserved for future members of the XC166 Family. Therefore, they should
either not be accessed, or written with zeros, to ensure upward compatibility.
In order to meet the needs of designs where more memory is required than is provided
on chip, up to 12 Mbytes (approximately, see Table 3) of external RAM and/or ROM can
be connected to the microcontroller. The External Bus Interface also provides access to
external peripherals.
Table 3
XC167 Memory Map1)
Address Area
Start Loc.
Flash register space FF’F000H
Reserved (Access trap) F8’0000H
End Loc.
FF’FFFFH
FF’EFFFH
Area Size2)
4 Kbytes
Notes
3)
< 0.5 Mbytes Minus Flash
registers
Reserved for PSRAM
Program SRAM
Reserved for pr. mem.
Program Flash
Reserved
External memory area
E0’1800H
E0’0000H
C4’0000H
C0’0000H
BF’0000H
40’0000H
F7’FFFFH
E0’17FFH
DF’FFFFH
C3’FFFFH
BF’FFFFH
BE’FFFFH
< 1.5 Mbytes Minus PSRAM
6 Kbytes
Maximum
< 2 Mbytes Minus Flash
256 Kbytes –
64 Kbytes –
< 8 Mbytes Minus reserved
seg.ment.
External IO area4)
20’0800H 3F’FFFFH < 2 Mbytes Minus TwinCAN
TwinCAN registers
20’0000H 20’07FFH 2 Kbytes
–
External memory area 01’0000H 1F’FFFFH < 2 Mbytes Minus segment 0
Data RAMs and SFRs 00’8000H 00’FFFFH 32 Kbytes Partly used
External memory area 00’0000H 00’7FFFH 32 Kbytes –
1) Accesses to the shaded areas generate external bus accesses.
2) The areas marked with “<” are slightly smaller than indicated, see column “Notes”.
3) Not defined register locations return a trap code.
4) Several pipeline optimizations are not active within the external IO area. This is necessary to control external
peripherals properly.
Data Sheet
24
V1.0, 2005-06