English
Language : 

ICS9P936 Datasheet, PDF (7/12 Pages) Integrated Device Technology – Low Skew Dual Bank DDR I/II Fan-out Buffer
ICS9P936
Low Skew Dual Bank DDR I/II Fan-out Buffer
Timing Requirements VDDQ2.5/1.8 = 2.5V +/- 0.2V
TA = 0 - 70°C Supply Voltage AVDD2.5 = 2.5V+/-0.2V (unless otherwise stated)
SPECIFICATION
PARAMETER
SYMBOL CONDITIONS
MIN
MAX UNITS
Max clock frequency
Application Frequency Range
Input clock duty cycle
CLK stabilization
freqop
freqApp
dtin
TSTAB
45
500
MHz
95
233
MHz
40
60
%
15
µs
Switching Characteristics (VDDQ2.5/1.8 = 2.5V +/- 0.2V ) (see note 1)
TA = 0 - 70°C; Supply Voltage AVDD = 2.5V+/-0.2V, VDDQ2.5/1.8 = 2.5 V +/- 0.2V (unless otherwise stated)
SPECIFICATION
PARAMETER
SYMBOL
CONDITION
MIN TYP MAX UNITS
Period jitter
Tjit (per)
Period jitter
-60
60 ps
Half-period jitter
T(jit_hper)
Half period jitter
-75
75 ps
Cycle to Cycle Jitter
Tcyc-Tcyc
Cycle to Cycle jitter
-60
60 ps
Static Phase Offset
T(SPO)
-50
0
50 ps
Output to Output Skew
Tskew
DDR(0:5)
40 ps
Output Duty Cycle
Output clock slew rate
tduty
47
tsl(o)
Measured from 20% to 80% of
VDDQ
1.5
53 ps
4 V/ns
1. Switching characteristics guaranteed for operating frequency range
IDTTM/ICSTM Low Skew Dual Bank DDR I/II Fan-out Buffer
7
1084C 12/03/09