English
Language : 

ICS932SQ420DGLF Datasheet, PDF (26/27 Pages) Integrated Device Technology – PCIE GEN 2/3 & QPI CLOCK FOR ROMLEY-BASED SERVERS
932SQ420D
PCIE GEN 2/3 & QPI CLOCK FOR ROMLEY-BASED SERVERS
Revision History
Rev.
0.9
A
B
C
D
E
F
G
H
Issue Date
9/16/2010
9/20/2010
3/1/2011
3/9/2011
4/28/2011
7/26/2011
9/20/2011
12/8/2011
4/18/2012
Who Description
Page #
RDW Initial Release
-
RDW Minor typo corrections
Various
RDW Added rise/fall variation to DC Electrical Characteristics Table
9
RDW Corrected Line 0 of NS_SAS Margining Table.
19
RDW Corrected MLF packaging pin description. Pin 37 was missing.
7
Updated Power Down Functionality table to clarify functionality of single-
RDW ended outputs in power down.
2
1. Added "Case Temperature" spec to Abs Max ratings
RDW 2. Added Thermal Characteristics
Various
1. Updated Phase Jitter Table to correct typo in "Conditions" column for
RDW SAS.
11, 23,
24
2. Mark Spec Added.
RDW 1. Updated Rp values on Output Terminations Table from 43.2 ohms to
8
42.2 or 43.2 ohms to be consistent with Intel.
IDT® PCIE GEN 2/3 & QPI CLOCK FOR ROMLEY-BASED SERVERS
26
932SQ420D
REV H 042012