English
Language : 

ICS8430-51 Datasheet, PDF (3/16 Pages) Integrated Circuit Systems – 600MHZ, LOW JITTER LVCMOS/ LVTTL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER
Integrated
Circuit
Systems, Inc.
PRELIMINARY
ICS8430-51
600MHZ, LOW JITTER
LVCMOS/ LVTTL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER
TABLE 1. PIN DESCRIPTIONS
Number
Name
Type
Description
1, 2, 3,
28, 29, 30
31, 32,
4
M5, M6, M7,
M0, M1, M2,
M3, M4
M8
Input
Input
Pulldown M divider inputs. Data latched on LOW-to-HIGH transition
of nP_LOAD input. LVCMOS / LVTTL interface levels.
Pullup
5, 6
N0, N1
Input Pulldown Determines output divider value as defined in Table 3C
7
N2
Input
Pullup Function Table. LVCMOS / LVTTL interface levels.
8, 16
9
VEE
TEST
Power
Output
Negative supply pins.
Test output which is ACTIVE in the serial mode of operation.
Output driven LOW in parallel mode. LVCMOS/ LVTTL interface levels.
10
11, 12
VCC
FOUT1,
nFOUT1
Power
Output
Core power supply pin.
Differential output for the synthesizer with shifted divide by 16.
3.3V LVPECL interface levels.
13
14, 15
17
18
19
20
VCCO
FOUT0,
nFOUT0
MR
S_CLOCK
S_DATA
S_LOAD
Power
Output
Input
Input
Input
Input
Output supply pin.
Differential output for the synthesizer. 3.3V LVPECL interface levels.
Pulldown
Pulldown
Pulldown
Pulldown
Active High Master Reset. When logic HIGH, the internal dividers
are reset causing the true outputs FOUTx to go low and the inverted
outputs nFOUTx to go high. When logic LOW, the internal dividers
and the outputs are enabled. Assertion of MR does not affect loaded
M, N, and T values. LVCMOS / LVTTL interface levels.
Clocks in serial data present at S_DATA input into the shift regiser
on the rising edge of S_CLOCK. LVCMOS / LVTTL interface levels.
Shift register serial input. Data sampled on the rising edge
of S_CLOCK. LVCMOS / LVTTL interface levels.
Controls transition of data from shift register into the dividers.
LVCMOS / LVTTL interface levels.
21
VCCA
Power
Analog supply pin.
Selects between the crystal oscillator or test clock as the PLL
22
XTAL_SEL
Input
Pullup reference source. Selects XTAL inputs when HIGH. Selects
TEST_CLK when LOW. LVCMOS / LVTTL interface levels.
23
TEST_CLK
Input Pulldown Test clock input. LVCMOS / LVTTL interface levels.
24, 25 XTAL1, XTAL2 Input
Crystal oscillator interface. XTAL1 is the input. XTAL2 is the output.
Parallel load input. Determines when data present at M8:M0 is
26
nP_LOAD
Input Pulldown loaded into the M divider, and when data present at N2:N0 sets
the N output divider value. LVCMOS / LVTTL interface levels.
27
VCO_SEL
Input
Pullup
Determines whether synthesizer is in PLL or bypass mode.
LVCMOS / LVTTL interface levels.
NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.
TABLE 2. PIN CHARACTERISTICS
Symbol
CIN
RPULLUP
RPULLDOWN
Parameter
Input Capacitance
Input Pullup Resistor
Input Pulldown Resistor
Test Conditions
Minimum
Typical
51
51
Maximum
4
Units
pF
KΩ
KΩ
8430AY-51
www.icst.com/products/hiperclocks.html
3
REV. D FEBRUARY 11, 2003