English
Language : 

HY5DU12822DFP-D43 Datasheet, PDF (3/29 Pages) Hynix Semiconductor – 512Mb DDR SDRAM
1
HY5DU12822DF(P) / HY5DU121622DF(P)
DESCRIPTION
The HY5DU12822DF(P) and HY5DU121622DF(P) are a 536,870,912-bit CMOS Double Data Rate(DDR) Synchronous
DRAM, ideally suited for the main memory applications which requires large memory density and high bandwidth.
This Hynix 512Mb DDR SDRAMs offer fully synchronous operations referenced to both rising and falling edges of the
clock. While all addresses and control inputs are latched on the rising edges of the CK (falling edges of the /CK), Data,
Data strobes and Write data masks inputs are sampled on both rising and falling edges of it. The data paths are inter-
nally pipelined and 2-bit prefetched to achieve very high bandwidth. All input and output voltage levels are compatible
with SSTL_2.
FEATURES
• VDD, VDDQ = 2.3V min ~ 2.7V max
(Typical 2.5V Operation +/- 0.2V for DDR266, 333)
• VDD, VDDQ = 2.4V min ~ 2.7V max
(Typical 2.6V Operation +0.1/- 0.2V for DDR400,
400Mbps/pin product and 500Mbps/pin product )
• All inputs and outputs are compatible with SSTL_2
interface
• Fully differential clock inputs (CK, /CK) operation
• Double data rate interface
• Source synchronous - data transaction aligned to
bidirectional data strobe (DQS)
• x16 device has two bytewide data strobes (UDQS,
LDQS) per each x8 I/O
• Data outputs on DQS edges when read (edged DQ)
Data inputs on DQS centers when write (centered
DQ)
• On chip DLL align DQ and DQS transition with CK
transition
• DM mask write data-in at the both rising and falling
edges of the data strobe
• All addresses and control inputs except data, data
strobes and data masks latched on the rising edges
of the clock
• Programmable CAS latency 2/2.5 (DDR266, 333)
and 3/4 (DDR400, 400Mbps/pin product and
500Mbps/pin product) supported
• Programmable burst length 2/4/8 with both sequen-
tial and interleave mode
• Internal four bank operations with single pulsed
/RAS
• Auto refresh and self refresh supported
• tRAS lock out function supported
• 8192 refresh cycles/64ms
• 60 Ball FBGA Package Type
• Lead free (*ROHS Compliant)
ORDERING INFORMATION
OPERATING FREQUENCY
Part No.
HY5DU12822DF(P)-X*
HY5DU121622DFP-X*
Configuration Package
64M x 8
32M x 16
60ball
FBGA
(Lead free)
*X means speed grade
*ROHS (Restriction Of Hazardous Substance)
Grade
-D43
-J
-K
-H
Clock Rate
Remark
200MHz@CL3
133MHz@CL2
166MHz @CL2.5
& @CL3
133MHz@CL2 133MHz@CL2.5
100MHz@CL2 133MHz@CL2.5
DDR400B (3-3-3)
DDR333 (2.5-3-3)
DDR333 (3-3-3)
DDR266A (2-3-3)
DDR266B (2.5-3-3)
Rev 1.0 / May 2007
3