English
Language : 

GS81314PT18 Datasheet, PDF (21/40 Pages) GSI Technology – 144Mb SigmaDDR-IVe™ Burst of 2 Single-Bank ECCRAM™
GS81314PT18/36GK-133/120/106
State Truth Table
RST MRW LBKE LD R/W SA DQ (D)
1
X
X
X
X
X
X
0
1
X
0
X
V
X
0
0
1
X
X
X
X
0
1
X
1
See Clock Truth Table
0
0
0
X
Note: 1 = High; 0 = Low; V = Valid; X = don’t care.
SRAM State
Reset
Register Write Mode
Loopback Mode
Memory Mode
(Read, Write, NOP)
DQ (Q)
NOP State
Undefined
Loopback
See Clock Truth
Table
Clock Truth Table
SA MRW LD R/W
Current Operation
DQ, DQINV (D) DQ, DQINV (Q)
CK
CK
CK
CK
KD
KD
CQ
CQ
(tn)
(tn)
(tn)
(tn)
(tn)
(tn)
(tn+½)
(tn+6)
(tn+6½)
V
X
1
X
NOP
X
X
1
V
0
0
0
Write
D1
D2
1
V
0
0
1
Read
X
X
Q1
Q2
V
1
0
X
Register Write
X
X
Undefined
Notes:
1. 1 = High; 0 = Low; V = Valid; X = don’t care.
2. D1 and D2 indicate the first and second pieces of write data transferred during Write operations.
3. Q1 and Q2 indicate the first and second pieces of read data transferred during Read operations.
4. DQ pins are pulled High by the ODT for one cycle in response to NOP and Write commands, RL cycles after the command is sampled.
Rev: 1.09 5/2016
21/40
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
© 2014, GSI Technology