English
Language : 

MB85RC64APNF-G Datasheet, PDF (3/32 Pages) Fujitsu Component Limited. – 64 K (8 K × 8) Bit I2C
■ BLOCK DIAGRAM
SDA
Serial/Parallel Converter
SCL
WP
A0, A1, A2
MB85RC64A
FRAM Array
8,192 × 8
Column Decoder/Sense Amp/
Write Amp
■ I2C (Inter-Integrated Circuit)
The MB85RC64A has the two-wire serial interface; the I2C bus,and operates as a slave device.
The I2C bus defines communication roles of “master” and “slave” devices, with the master side holding the
authority to initiate control. Furthermore, an I2C bus connection is possible where a single master device is
connected to multiple slave devices in a party-line configuration. In this case, it is necessary to assign a
unique device address to the slave device, the master side starts communication after specifying the slave
to communicate by addresses.
• I2C Interface System Configuration Example
SCL
SDA
VDD
Pull-up
Resistors
I2C Bus
Master
I2C Bus
MB85RC64A
A2 A1 A0
000
Device address
I2C Bus
MB85RC64A
A2 A1 A0
001
I2C Bus
MB85RC64A
A2 A1 A0
010
...
DS501-00019-2v0-E
3