English
Language : 

MB15F02SL Datasheet, PDF (10/25 Pages) Fujitsu Component Limited. – Dual Serial Input PLL Frequency Synthesizer
MB15F02SL
Table 4. Binary 11-bit Programmable Counter Data Setting
Divide ratio
(N)
N11 N10 N9
N8
N7
N6
N5
N4
N3
N2
N1
3
00000000011
4
00000000100
⋅
⋅
⋅
⋅
⋅
⋅
⋅
⋅
⋅
⋅
⋅
⋅
2047
11111111111
Note: Divide ratio less than 3 is prohibited.
Table 5. Binary 7-bit Swallow Counter Data Setting
Divide ratio
(A)
A7 A6 A5 A4 A3 A2 A1
0
0000000
1
0000001
⋅
⋅
⋅
⋅
⋅
⋅
⋅
⋅
127
1111111
Note: Divide ratio (A) range = 0 to 127
Table 6. Prescaler Data Setting
SW = “H”
Prescaler
divide ratio
IF-PLL
RF-PLL
8/9
64/65
SW = “L”
16/17
128/129
Table 7. Phase Comparator Phase Switching Data Setting
FCIF, FCRF = “H” FCIF, FCRF = “L”
(1)
DoIF, DoRF
fr > fp
H
L
fr = fp
Z
Z
fr < fp
L
H
VCO Output
Frequency
VCO polarity
(1)
(2)
(2)
LPF Output Voltage
Note: • Z = High-impedance
• Depending upon the VCO and LPF polarity, FC bit should be set.
Table 8. LD/fout Output Select Data Setting
LDS
LD/fout output signal
H
fout (frIF/frRF, fpIF/fpRF) signals
L
LD signal
10