English
Language : 

K10P81M100SF2_11 Datasheet, PDF (53/64 Pages) Freescale Semiconductor, Inc – K10 Sub-Family Data Sheet Supports the following Flash write voltage range: 1.71 to 3.6 V
Num
SD5
SD6
SD7
SD8
Peripheral operating requirements and behaviors
Table 39. SDHC switching specifications
(continued)
Symbol Description
Min.
Max.
Unit
tTHL
Clock fall time
—
3
ns
SDHC output / card inputs SDHC_CMD, SDHC_DAT (reference to SDHC_CLK)
tOD
SDHC output delay (output valid)
-5
6.5
ns
SDHC input / card inputs SDHC_CMD, SDHC_DAT (reference to SDHC_CLK)
tTHL
SDHC input setup time
5
—
ns
tTHL
SDHC input hold time
0
—
ns
SDHC_CLK
Output SDHC_CMD
Output SDHC_DAT[3:0]
Input SDHC_CMD
Input SDHC_DAT[3:0]
SD3
SD2
SD6
SD7
SD1
SD8
Figure 25. SDHC timing
6.8.7 I2S switching specifications
This section provides the AC timings for the I2S in master (clocks driven) and slave
modes (clocks input). All timings are given for non-inverted serial clock polarity
(TCR[TSCKP] = 0, RCR[RSCKP] = 0) and a non-inverted frame sync (TCR[TFSI] = 0,
RCR[RFSI] = 0). If the polarity of the clock and/or the frame sync have been inverted, all
the timings remain valid by inverting the clock signal (I2S_BCLK) and/or the frame sync
(I2S_FS) shown in the figures below.
Table 40. I2S master mode timing
Num
Description
Min.
Max.
Unit
Operating voltage
2.7
3.6
V
S1
I2S_MCLK cycle time
2 x tSYS
ns
Table continues on the next page...
K10 Sub-Family Data Sheet Data Sheet, Rev. 4, 3/2011.
Freescale Semiconductor, Inc.
Preliminary
53